blob: a30656e71cd090b6e61f6b7436b8b669c958fe03 [file] [log] [blame]
Aamir Bohraa23e0c92020-03-25 15:31:12 +05301config SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302 bool
Aamir Bohradd7acaa2020-03-25 11:36:22 +05303 help
4 Intel Jasperlake support
5
Aamir Bohraa23e0c92020-03-25 15:31:12 +05306if SOC_INTEL_JASPERLAKE
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohradd7acaa2020-03-25 11:36:22 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053014 select CPU_INTEL_COMMON
Aamir Bohradd7acaa2020-03-25 11:36:22 +053015 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Aamir Bohra522ba1b2020-07-22 14:15:36 +053017 select COS_MAPPED_TO_MSB
Karthikeyan Ramasubramanian8021b472020-06-16 23:54:46 -060018 select FSP_COMPRESS_FSP_S_LZ4
Aamir Bohradd7acaa2020-03-25 11:36:22 +053019 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053020 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Aamir Bohradd7acaa2020-03-25 11:36:22 +053021 select GENERIC_GPIO_LIB
22 select HAVE_FSP_GOP
23 select INTEL_DESCRIPTOR_MODE_CAPABLE
24 select HAVE_SMI_HANDLER
25 select IDT_IN_EVERY_STAGE
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -080026 select INTEL_CAR_NEM_ENHANCED
Aamir Bohradd7acaa2020-03-25 11:36:22 +053027 select INTEL_GMA_ACPI
28 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
29 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053030 select MP_SERVICES_PPI_V1
Aamir Bohradd7acaa2020-03-25 11:36:22 +053031 select MRC_SETTINGS_PROTECT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053032 select PARALLEL_MP_AP_WORK
33 select MICROCODE_BLOB_UNDISCLOSED
Ronak Kanabar8c4ad352020-07-24 17:46:19 +053034 select PLATFORM_USES_FSP2_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053035 select REG_SCRIPT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053036 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053037 select PMC_LOW_POWER_MODE_PROGRAM
Aamir Bohradd7acaa2020-03-25 11:36:22 +053038 select SOC_INTEL_COMMON
39 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
40 select SOC_INTEL_COMMON_BLOCK
41 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010043 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053044 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohradd7acaa2020-03-25 11:36:22 +053045 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070046 select SOC_INTEL_COMMON_BLOCK_CNVI
Aamir Bohradd7acaa2020-03-25 11:36:22 +053047 select SOC_INTEL_COMMON_BLOCK_CPU
48 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010049 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Aamir Bohradd7acaa2020-03-25 11:36:22 +053050 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
51 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
52 select SOC_INTEL_COMMON_BLOCK_HDA
53 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070054 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohradd7acaa2020-03-25 11:36:22 +053055 select SOC_INTEL_COMMON_BLOCK_SMM
Sumeet R Pawnikare8d1bef2020-05-08 21:31:44 +053056 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Aamir Bohradd7acaa2020-03-25 11:36:22 +053057 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Karthikeyan Ramasubramanianaf0d5162020-11-04 17:05:35 -070058 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053059 select SOC_INTEL_COMMON_FSP_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053060 select SOC_INTEL_COMMON_PCH_BASE
61 select SOC_INTEL_COMMON_RESET
Aamir Bohradd7acaa2020-03-25 11:36:22 +053062 select SSE2
63 select SUPPORT_CPU_UCODE_IN_CBFS
64 select TSC_MONOTONIC_TIMER
65 select UDELAY_TSC
Ronak Kanabara360aad2020-08-19 14:40:08 +053066 select UDK_202005_BINDING
Ronak Kanabar89316b62020-10-01 20:10:47 +053067 select DISPLAY_FSP_VERSION_INFO_2
Aamir Bohradd7acaa2020-03-25 11:36:22 +053068 select HECI_DISABLE_USING_SMM
69
70config DCACHE_RAM_BASE
71 default 0xfef00000
72
73config DCACHE_RAM_SIZE
74 default 0x80000
75 help
76 The size of the cache-as-ram region required during bootblock
77 and/or romstage.
78
79config DCACHE_BSP_STACK_SIZE
80 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +053081 default 0x30400
Aamir Bohradd7acaa2020-03-25 11:36:22 +053082 help
83 The amount of anticipated stack usage in CAR by bootblock and
Aamir Bohra512b77a2020-03-25 13:20:34 +053084 other stages. In the case of FSP_USES_CB_STACK default value
85 will be sum of FSP-M stack requirement(192 KiB) and CB romstage
86 stack requirement(~1KiB).
Aamir Bohradd7acaa2020-03-25 11:36:22 +053087
88config FSP_TEMP_RAM_SIZE
89 hex
90 default 0x20000
91 help
92 The amount of anticipated heap usage in CAR by FSP.
93 Refer to Platform FSP integration guide document to know
94 the exact FSP requirement for Heap setup.
95
96config IFD_CHIPSET
97 string
Aamir Bohra512b77a2020-03-25 13:20:34 +053098 default "jsl"
Aamir Bohradd7acaa2020-03-25 11:36:22 +053099
100config IED_REGION_SIZE
101 hex
102 default 0x400000
103
104config HEAP_SIZE
105 hex
106 default 0x8000
107
108config MAX_ROOT_PORTS
109 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530110 default 8
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530111
Rizwan Qureshia9794602021-04-08 20:31:47 +0530112config MAX_PCIE_CLOCK_SRC
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530113 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530114 default 6
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530115
116config SMM_TSEG_SIZE
117 hex
118 default 0x800000
119
120config SMM_RESERVED_SIZE
121 hex
122 default 0x200000
123
124config PCR_BASE_ADDRESS
125 hex
126 default 0xfd000000
127 help
128 This option allows you to select MMIO Base Address of sideband bus.
129
130config MMCONF_BASE_ADDRESS
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530131 default 0xc0000000
132
133config CPU_BCLK_MHZ
134 int
135 default 100
136
137config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
138 int
139 default 120
140
141config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
142 int
143 default 133
144
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200145config CPU_XTAL_HZ
146 default 38400000
147
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530148config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
149 int
Aamir Bohra512b77a2020-03-25 13:20:34 +0530150 default 3
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530151
152config SOC_INTEL_I2C_DEV_MAX
153 int
154 default 6
155
156config SOC_INTEL_UART_DEV_MAX
157 int
158 default 3
159
160config CONSOLE_UART_BASE_ADDRESS
161 hex
162 default 0xfe032000
163 depends on INTEL_LPSS_UART_FOR_CONSOLE
164
165# Clock divider parameters for 115200 baud rate
166# Baudrate = (UART source clcok * M) /(N *16)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530167# JSL UART source clock: 100MHz
168config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
169 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530170 default 0x30
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530171
172config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
173 hex
Aamir Bohra512b77a2020-03-25 13:20:34 +0530174 default 0xc35
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530175
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530176config VBOOT
177 select VBOOT_SEPARATE_VERSTAGE
178 select VBOOT_MUST_REQUEST_DISPLAY
179 select VBOOT_STARTS_IN_BOOTBLOCK
180 select VBOOT_VBNV_CMOS
181 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
182
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530183config CBFS_SIZE
184 hex
185 default 0x200000
186
187config FSP_HEADER_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530188 default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530189
190config FSP_FD_PATH
Aamir Bohra512b77a2020-03-25 13:20:34 +0530191 default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530192
Aamir Bohraa23e0c92020-03-25 15:31:12 +0530193config SOC_INTEL_JASPERLAKE_DEBUG_CONSENT
Aamir Bohra512b77a2020-03-25 13:20:34 +0530194 int "Debug Consent for JSL"
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530195 # USB DBC is more common for developers so make this default to 3 if
196 # SOC_INTEL_DEBUG_CONSENT=y
197 default 3 if SOC_INTEL_DEBUG_CONSENT
198 default 0
199 help
200 This is to control debug interface on SOC.
201 Setting non-zero value will allow to use DBC or DCI to debug SOC.
202 PlatformDebugConsent in FspmUpd.h has the details.
203
204 Desired platform debug type are
205 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
206 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
207 6:Enable (2-wire DCI OOB), 7:Manual
Subrata Banikebf1daa2020-05-19 12:32:41 +0530208
209config PRERAM_CBMEM_CONSOLE_SIZE
210 hex
Meera Ravindranath6aa6f1f2020-08-10 15:19:23 +0530211 default 0x1400
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530212endif