blob: c4c7baeaeb2c97b2bda969a58db3abe659ea26c2 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Martin Roth5c354b92019-04-22 14:55:16 -060019 select ACPI_AMD_HARDWARE_SLEEP_VALUES
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Furquan Shaikh0eabe132020-04-28 21:57:07 -070025 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060026 select HAVE_USBDEBUG_OPTIONS
Richard Spiegel65562cd652019-08-21 10:27:05 -070027 select SOC_AMD_COMMON_BLOCK_SPI
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Felix Held9065f4f2020-11-21 02:12:54 +010029 select SOC_AMD_COMMON_BLOCK_NONCAR
Furquan Shaikh702cf302020-05-09 18:30:51 -070030 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060031 select SOC_AMD_COMMON_BLOCK_IOMMU
32 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
33 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
34 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held6443ad42020-11-30 18:18:35 +010035 select SOC_AMD_COMMON_BLOCK_AOAC
Furquan Shaikh9e1a49c2020-04-23 14:01:12 -070036 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Martin Roth5c354b92019-04-22 14:55:16 -060037 select SOC_AMD_COMMON_BLOCK_LPC
38 select SOC_AMD_COMMON_BLOCK_PCI
39 select SOC_AMD_COMMON_BLOCK_HDA
40 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070041 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010042 select SOC_AMD_COMMON_BLOCK_SMI
Felix Held60a46432020-11-12 00:14:16 +010043 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held2f5c7592020-12-04 17:31:10 +010044 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Marshall Dawson5a73fc32020-01-24 09:42:57 -070045 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060046 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060047 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060048 select PARALLEL_MP
49 select PARALLEL_MP_AP_WORK
50 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060051 select SSE2
52 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070053 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070054 select FSP_COMPRESS_FSP_M_LZMA
55 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070056 select UDK_2017_BINDING
57 select HAVE_CF9_RESET
Zheng Bao6ba591b2020-06-09 09:47:06 +080058 select SUPPORT_CPU_UCODE_IN_CBFS
Kyösti Mälkkic3c55212020-06-17 10:34:26 +030059 select ACPI_NO_SMI_GNVS
Martin Roth5c354b92019-04-22 14:55:16 -060060
Felix Held3cc3d812020-06-17 16:16:08 +020061config FSP_M_FILE
62 string "FSP-M (memory init) binary path and filename"
63 depends on ADD_FSP_BINARIES
64 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
65 help
66 The path and filename of the FSP-M binary for this platform.
67
68config FSP_S_FILE
69 string "FSP-S (silicon init) binary path and filename"
70 depends on ADD_FSP_BINARIES
71 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
72 help
73 The path and filename of the FSP-S binary for this platform.
74
Furquan Shaikhbc456502020-06-10 16:37:23 -070075config EARLY_RESERVED_DRAM_BASE
76 hex
77 default 0x2000000
78 help
79 This variable defines the base address of the DRAM which is reserved
80 for usage by coreboot in early stages (i.e. before ramstage is up).
81 This memory gets reserved in BIOS tables to ensure that the OS does
82 not use it, thus preventing corruption of OS memory in case of S3
83 resume.
84
85config EARLYRAM_BSP_STACK_SIZE
86 hex
87 default 0x1000
88
89config PSP_APOB_DRAM_ADDRESS
90 hex
91 default 0x2001000
92 help
93 Location in DRAM where the PSP will copy the AGESA PSP Output
94 Block.
95
96config PSP_SHAREDMEM_BASE
97 hex
98 default 0x2011000 if VBOOT
99 default 0x0
100 help
101 This variable defines the base address in DRAM memory where PSP copies
102 vboot workbuf to. This is used in linker script to have a static
103 allocation for the buffer as well as for adding relevant entries in
104 BIOS directory table for the PSP.
105
106config PSP_SHAREDMEM_SIZE
107 hex
108 default 0x8000 if VBOOT
109 default 0x0
110 help
111 Sets the maximum size for the PSP to pass the vboot workbuf and
112 any logs or timestamps back to coreboot. This will be copied
113 into main memory by the PSP and will be available when the x86 is
114 started. The workbuf's base depends on the address of the reset
115 vector.
116
Martin Roth5c354b92019-04-22 14:55:16 -0600117config PRERAM_CBMEM_CONSOLE_SIZE
118 hex
119 default 0x1600
120 help
121 Increase this value if preram cbmem console is getting truncated
122
Furquan Shaikhbc456502020-06-10 16:37:23 -0700123config C_ENV_BOOTBLOCK_SIZE
124 hex
125 default 0x10000
126 help
127 Sets the size of the bootblock stage that should be loaded in DRAM.
128 This variable controls the DRAM allocation size in linker script
129 for bootblock stage.
130
Furquan Shaikhbc456502020-06-10 16:37:23 -0700131config ROMSTAGE_ADDR
132 hex
133 default 0x2040000
134 help
135 Sets the address in DRAM where romstage should be loaded.
136
137config ROMSTAGE_SIZE
138 hex
139 default 0x80000
140 help
141 Sets the size of DRAM allocation for romstage in linker script.
142
143config FSP_M_ADDR
144 hex
145 default 0x20C0000
146 help
147 Sets the address in DRAM where FSP-M should be loaded. cbfstool
148 performs relocation of FSP-M to this address.
149
150config FSP_M_SIZE
151 hex
152 default 0x80000
153 help
154 Sets the size of DRAM allocation for FSP-M in linker script.
155
156config VERSTAGE_ADDR
157 hex
158 depends on VBOOT_SEPARATE_VERSTAGE
159 default 0x2140000
160 help
161 Sets the address in DRAM where verstage should be loaded if running
162 as a separate stage on x86.
163
164config VERSTAGE_SIZE
165 hex
166 depends on VBOOT_SEPARATE_VERSTAGE
167 default 0x80000
168 help
169 Sets the size of DRAM allocation for verstage in linker script if
170 running as a separate stage on x86.
171
172config RAMBASE
173 hex
174 default 0x10000000
175
Martin Roth5c354b92019-04-22 14:55:16 -0600176config CPU_ADDR_BITS
177 int
178 default 48
179
Martin Roth5c354b92019-04-22 14:55:16 -0600180config MMCONF_BASE_ADDRESS
181 hex
182 default 0xF8000000
183
184config MMCONF_BUS_NUMBER
185 int
186 default 64
187
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600188config VERSTAGE_ADDR
189 hex
190 default 0x4000000
191
Felix Held1032d222020-11-04 16:19:35 +0100192config MAX_CPUS
193 int
194 default 8
195
Martin Roth5c354b92019-04-22 14:55:16 -0600196config VGA_BIOS_ID
197 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700198 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600199 help
200 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700201 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600202
203config VGA_BIOS_FILE
204 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600205 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600206
Martin Roth86ba0d72020-02-05 16:46:30 -0700207config VGA_BIOS_SECOND
208 def_bool y
209
210config VGA_BIOS_SECOND_ID
211 string
212 default "1002,15dd,c4"
213 help
214 Because Dali and Picasso need different video BIOSes, but have the
215 same vendor/device IDs, we need an alternate method to determine the
216 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
217 and decide which rom to load.
218
219 Even though the hardware has the same vendor/device IDs, the vBIOS
220 contains a *different* device ID, confusing the situation even more.
221
222config VGA_BIOS_SECOND_FILE
223 string
224 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
225
226config CHECK_REV_IN_OPROM_NAME
227 bool
228 default y
229 help
230 Select this in the platform BIOS or chipset if the option rom has a
231 revision that needs to be checked when searching CBFS.
232
Martin Roth5c354b92019-04-22 14:55:16 -0600233config S3_VGA_ROM_RUN
234 bool
235 default n
236
237config HEAP_SIZE
238 hex
239 default 0xc0000
240
241config EHCI_BAR
242 hex
243 default 0xfef00000
244
Marshall Dawson39c64b02020-09-04 12:07:27 -0600245config PICASSO_FCH_IOAPIC_ID
246 hex
247 default 0x8
248 help
249 The Picasso APU has two IOAPICs, one in the FCH and one in the
250 northbridge. Set this value for the intended ID to assign to the
251 FCH IOAPIC. The value should be >= MAX_CPUS and different from
252 the GNB's IOAPIC_ID.
253
254config PICASSO_GNB_IOAPIC_ID
255 hex
256 default 0x9
257 help
258 The Picasso APU has two IOAPICs, one in the FCH and one in the
259 northbridge. Set this value for the intended ID to assign to the
260 GNB IOAPIC. The value should be >= MAX_CPUS and different from
261 the FCH's IOAPIC_ID.
262
Martin Roth5c354b92019-04-22 14:55:16 -0600263config SERIRQ_CONTINUOUS_MODE
264 bool
265 default n
266 help
267 Set this option to y for serial IRQ in continuous mode.
268 Otherwise it is in quiet mode.
269
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600270config PICASSO_ACPI_IO_BASE
Martin Roth5c354b92019-04-22 14:55:16 -0600271 hex
272 default 0x400
273 help
274 Base address for the ACPI registers.
Martin Roth5c354b92019-04-22 14:55:16 -0600275
Felix Held0dfaf332020-12-09 16:25:18 +0100276config AMD_SOC_CONSOLE_UART
Felix Held097e4492020-06-16 15:35:20 +0200277 bool "Use Picasso UART controller for console"
Martin Roth5c354b92019-04-22 14:55:16 -0600278 default n
279 select DRIVERS_UART_8250MEM
280 select DRIVERS_UART_8250MEM_32
281 select NO_UART_ON_SUPERIO
282 select UART_OVERRIDE_REFCLK
283 help
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600284 There are four memory-mapped UARTs controllers in Picasso at:
285 0: 0xfedc9000
286 1: 0xfedca000
287 2: 0xfedc3000
288 3: 0xfedcf000
289
Martin Roth87fafca2020-07-23 13:28:30 -0600290choice
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600291 prompt "UART Frequency"
Felix Held0dfaf332020-12-09 16:25:18 +0100292 depends on AMD_SOC_CONSOLE_UART
293 default AMD_SOC_UART_48MZ
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600294
Felix Held0dfaf332020-12-09 16:25:18 +0100295config AMD_SOC_UART_48MZ
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600296 bool "48 MHz clock"
297 help
298 Select this option for the most compatibility.
299
Felix Held0dfaf332020-12-09 16:25:18 +0100300config AMD_SOC_UART_1_8MZ
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600301 bool "1.8432 MHz clock"
302 help
303 Select this option if an old payload or Linux ttyS0 arguments
304 require it.
305
306endchoice
307
Felix Held0dfaf332020-12-09 16:25:18 +0100308config AMD_SOC_UART_LEGACY
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600309 bool "Decode legacy I/O range"
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600310 help
Rob Barnes28cb14b2020-01-30 10:54:28 -0700311 Assign I/O 3F8, 2F8, etc. to a Picasso UART. A UART accessed with I/O
312 does not allow all the features of MMIO. The MMIO decode is still
313 present when this option is used.
Martin Roth5c354b92019-04-22 14:55:16 -0600314
315config CONSOLE_UART_BASE_ADDRESS
Felix Held0dfaf332020-12-09 16:25:18 +0100316 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
Martin Roth5c354b92019-04-22 14:55:16 -0600317 hex
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600318 default 0xfedc9000 if UART_FOR_CONSOLE = 0
319 default 0xfedca000 if UART_FOR_CONSOLE = 1
320 default 0xfedc3000 if UART_FOR_CONSOLE = 2
321 default 0xfedcf000 if UART_FOR_CONSOLE = 3
Martin Roth5c354b92019-04-22 14:55:16 -0600322
323config SMM_TSEG_SIZE
324 hex
325 default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER
326 default 0x0
327
328config SMM_RESERVED_SIZE
329 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600330 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600331
332config SMM_MODULE_STACK_SIZE
333 hex
334 default 0x800
335
336config ACPI_CPU_STRING
337 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700338 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600339
340config ACPI_BERT
341 bool "Build ACPI BERT Table"
342 default y
343 depends on HAVE_ACPI_TABLES
344 help
345 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600346 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600347
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700348config ACPI_BERT_SIZE
349 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600350 default 0x4000 if ACPI_BERT
351 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700352 help
353 Specify the amount of DRAM reserved for gathering the data used to
354 generate the ACPI table.
355
Jason Gleneskbc521432020-09-14 05:22:47 -0700356config ACPI_SSDT_PSD_INDEPENDENT
357 bool "Allow core p-state independent transitions"
358 default y
359 help
360 AMD recommends the ACPI _PSD object to be configured to cause
361 cores to transition between p-states independently. A vendor may
362 choose to generate _PSD object to allow cores to transition together.
363
Furquan Shaikh40a38882020-05-01 10:43:48 -0700364config CHROMEOS
365 select CHROMEOS_RAMOOPS_DYNAMIC
Rob Barnes5ac928d2020-07-07 16:16:12 -0600366 select ALWAYS_LOAD_OPROM
367 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700368
Marshall Dawson62611412019-06-19 11:46:06 -0600369config RO_REGION_ONLY
370 string
371 depends on CHROMEOS
372 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600373
Marshall Dawson62611412019-06-19 11:46:06 -0600374config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
375 int
Martin Roth4017de02019-12-16 23:21:05 -0700376 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600377
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600378config DISABLE_SPI_FLASH_ROM_SHARING
379 def_bool n
380 help
381 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
382 which indicates a board level ROM transaction request. This
383 removes arbitration with board and assumes the chipset controls
384 the SPI flash bus entirely.
385
Marshall Dawson62611412019-06-19 11:46:06 -0600386config MAINBOARD_POWER_RESTORE
387 def_bool n
388 help
389 This option determines what state to go to once power is restored
390 after having been lost in S0. Select this option to automatically
391 return to S0. Otherwise the system will remain in S5 once power
392 is restored.
393
Marshall Dawson00a22082020-01-20 23:05:31 -0700394config FSP_TEMP_RAM_SIZE
395 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700396 default 0x40000
397 help
398 The amount of coreboot-allocated heap and stack usage by the FSP.
399
Marshall Dawson62611412019-06-19 11:46:06 -0600400menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600401
Martin Roth5c354b92019-04-22 14:55:16 -0600402config AMD_FWM_POSITION_INDEX
403 int "Firmware Directory Table location (0 to 5)"
404 range 0 5
405 default 0 if BOARD_ROMSIZE_KB_512
406 default 1 if BOARD_ROMSIZE_KB_1024
407 default 2 if BOARD_ROMSIZE_KB_2048
408 default 3 if BOARD_ROMSIZE_KB_4096
409 default 4 if BOARD_ROMSIZE_KB_8192
410 default 5 if BOARD_ROMSIZE_KB_16384
411 help
412 Typically this is calculated by the ROM size, but there may
413 be situations where you want to put the firmware directory
414 table in a different location.
415 0: 512 KB - 0xFFFA0000
416 1: 1 MB - 0xFFF20000
417 2: 2 MB - 0xFFE20000
418 3: 4 MB - 0xFFC20000
419 4: 8 MB - 0xFF820000
420 5: 16 MB - 0xFF020000
421
422comment "AMD Firmware Directory Table set to location for 512KB ROM"
423 depends on AMD_FWM_POSITION_INDEX = 0
424comment "AMD Firmware Directory Table set to location for 1MB ROM"
425 depends on AMD_FWM_POSITION_INDEX = 1
426comment "AMD Firmware Directory Table set to location for 2MB ROM"
427 depends on AMD_FWM_POSITION_INDEX = 2
428comment "AMD Firmware Directory Table set to location for 4MB ROM"
429 depends on AMD_FWM_POSITION_INDEX = 3
430comment "AMD Firmware Directory Table set to location for 8MB ROM"
431 depends on AMD_FWM_POSITION_INDEX = 4
432comment "AMD Firmware Directory Table set to location for 16MB ROM"
433 depends on AMD_FWM_POSITION_INDEX = 5
434
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800435config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700436 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800437 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600438
Zheng Bao6252b602020-09-11 17:06:19 +0800439config USE_PSPSECUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700440 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600441 default y
442 help
443 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
444
445 If unsure, answer 'y'
446
447config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700448 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700449 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600450 help
451 Include the MP2 firmwares and configuration into the PSP build.
452
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700453 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600454
455config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700456 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700457 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600458 help
459 Select this item to include the S0i3 file into the PSP build.
460
461config HAVE_PSP_WHITELIST_FILE
462 bool "Include a debug whitelist file in PSP build"
463 default n
464 help
465 Support secured unlock prior to reset using a whitelisted
466 number? This feature requires a signed whitelist image and
467 bootloader from AMD.
468
469 If unsure, answer 'n'
470
471config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700472 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600473 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600474 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600475
Martin Rothc7acf162020-05-28 00:44:50 -0600476config PSP_SHAREDMEM_SIZE
477 hex "Maximum size of shared memory area"
478 default 0x3000 if VBOOT
479 default 0x0
480 help
481 Sets the maximum size for the PSP to pass the vboot workbuf and
482 any logs or timestamps back to coreboot. This will be copied
483 into main memory by the PSP and will be available when the x86 is
484 started.
485
Furquan Shaikh577db022020-04-24 15:52:04 -0700486config PSP_UNLOCK_SECURE_DEBUG
487 bool "Unlock secure debug"
488 default n
489 help
490 Select this item to enable secure debug options in PSP.
491
Martin Rothde498332020-09-01 11:00:28 -0600492config PSP_VERSTAGE_FILE
493 string "Specify the PSP_verstage file path"
494 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
495 default "$(obj)/psp_verstage.bin"
496 help
497 Add psp_verstage file to the build & PSP Directory Table
498
Martin Rothfe87d762020-09-01 11:04:21 -0600499config PSP_VERSTAGE_SIGNING_TOKEN
500 string "Specify the PSP_verstage Signature Token file path"
501 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
502 default ""
503 help
504 Add psp_verstage signature token to the build & PSP Directory Table
505
Marshall Dawson62611412019-06-19 11:46:06 -0600506endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600507
Martin Rothc7acf162020-05-28 00:44:50 -0600508config VBOOT
509 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600510 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600511
512config VBOOT_STARTS_BEFORE_BOOTBLOCK
513 def_bool n
514 depends on VBOOT
515 select ARCH_VERSTAGE_ARMV7
516 help
517 Runs verstage on the PSP. Only available on
518 certain Chrome OS branded parts from AMD.
519
Martin Roth5632c6b2020-10-28 11:52:30 -0600520config VBOOT_HASH_BLOCK_SIZE
521 hex
522 default 0x9000
523 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
524 help
525 Because the bulk of the time in psp_verstage to hash the RO cbfs is
526 spent in the overhead of doing svc calls, increasing the hash block
527 size significantly cuts the verstage hashing time as seen below.
528
529 4k takes 180ms
530 16k takes 44ms
531 32k takes 33.7ms
532 36k takes 32.5ms
533 There's actually still room for an even bigger stack, but we've
534 reached a point of diminishing returns.
535
Martin Roth50cca762020-08-13 11:06:18 -0600536config CMOS_RECOVERY_BYTE
537 hex
538 default 0x51
539 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
540 help
541 If the workbuf is not passed from the PSP to coreboot, set the
542 recovery flag and reboot. The PSP will read this byte, mark the
543 recovery request in VBNV, and reset the system into recovery mode.
544
545 This is the byte before the default first byte used by VBNV
546 (0x26 + 0x0E - 1)
547
Martin Roth9aa8d112020-06-04 21:31:41 -0600548if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
549
550config RWA_REGION_ONLY
551 string
552 default "apu/amdfw_a"
553 help
554 Add a space-delimited list of filenames that should only be in the
555 RW-A section.
556
557config RWB_REGION_ONLY
558 string
559 default "apu/amdfw_b"
560 help
561 Add a space-delimited list of filenames that should only be in the
562 RW-B section.
563
564config PICASSO_FW_A_POSITION
565 hex
566 help
567 Location of the AMD firmware in the RW_A region
568
569config PICASSO_FW_B_POSITION
570 hex
571 help
572 Location of the AMD firmware in the RW_B region
573
574endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
575
Martin Roth1f337622019-04-22 16:08:31 -0600576endif # SOC_AMD_PICASSO