blob: c99067db3d072cfffae59e99cc6aff5c8550bae3 [file] [log] [blame]
Angel Pons3bd1e3d2020-04-05 15:47:17 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Lee Leahyb0005132015-05-12 18:19:47 -07002
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +02003#include <bootsplash.h>
Wim Vervoornd1371502019-12-17 14:10:16 +01004#include <cbmem.h>
Rizwan Qureshi1222a732016-08-23 14:31:23 +05305#include <fsp/api.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +05307#include <console/console.h>
8#include <device/device.h>
Gaggery Tsai711fb812018-05-22 12:32:48 -07009#include <device/pci_ids.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053010#include <fsp/util.h>
Michael Niewöhner8913b782020-12-11 22:13:44 +010011#include <gpio.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010012#include <option.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030013#include <intelblocks/cfg.h>
Subrata Banik46caf092018-09-28 19:54:30 +053014#include <intelblocks/itss.h>
Nico Huber44e89af2019-02-23 19:24:51 +010015#include <intelblocks/lpc_lib.h>
Nico Huberad91b182019-10-12 15:16:33 +020016#include <intelblocks/pcie_rp.h>
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053017#include <intelblocks/power_limit.h>
Duncan Laurief5116952018-03-26 02:24:18 -070018#include <intelblocks/xdci.h>
Patrick Rudolph5199e822019-09-26 14:00:14 +020019#include <intelblocks/p2sb.h>
Subrata Banik9cd99a12018-05-28 16:12:03 +053020#include <intelpch/lockdown.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053021#include <soc/acpi.h>
Patrick Georgic6a00502017-10-05 18:19:29 +020022#include <soc/intel/common/vbt.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053023#include <soc/interrupt.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020024#include <soc/iomap.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053025#include <soc/irq.h>
Subrata Banik46caf092018-09-28 19:54:30 +053026#include <soc/itss.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053027#include <soc/pci_devs.h>
28#include <soc/ramstage.h>
Nico Huber2afe4dc2017-09-19 09:36:03 +020029#include <soc/systemagent.h>
Michael Niewöhner84fde762020-11-25 16:36:18 +010030#include <soc/usb.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053031#include <string.h>
Sean Rhodesbc35bed2021-07-13 13:36:28 +010032#include <types.h>
Naresh G Solankia2d40622016-08-30 20:47:13 +053033
Elyes HAOUASc3385072019-03-21 15:38:06 +010034#include "chip.h"
35
Nico Huberad91b182019-10-12 15:16:33 +020036static const struct pcie_rp_group pch_lp_rp_groups[] = {
37 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
38 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 4 },
39 { 0 }
Gaggery Tsai711fb812018-05-22 12:32:48 -070040};
41
Nico Huberad91b182019-10-12 15:16:33 +020042static const struct pcie_rp_group pch_h_rp_groups[] = {
43 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
44 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8 },
45 /* Sunrise Point PCH-H actually only has 4 ports in the
46 third group. But that would require a runtime check
47 and probing 4 non-existent ports shouldn't hurt. */
48 { .slot = PCH_DEV_SLOT_PCIE_2, .count = 8 },
49 { 0 }
Gaggery Tsai711fb812018-05-22 12:32:48 -070050};
51
Angel Pons6edbaa22021-02-19 19:49:38 +010052#if CONFIG(HAVE_ACPI_TABLES)
53const char *soc_acpi_name(const struct device *dev)
54{
55 if (dev->path.type == DEVICE_PATH_DOMAIN)
56 return "PCI0";
57
58 if (dev->path.type == DEVICE_PATH_USB) {
59 switch (dev->path.usb.port_type) {
60 case 0:
61 /* Root Hub */
62 return "RHUB";
63 case 2:
64 /* USB2 ports */
65 switch (dev->path.usb.port_id) {
66 case 0: return "HS01";
67 case 1: return "HS02";
68 case 2: return "HS03";
69 case 3: return "HS04";
70 case 4: return "HS05";
71 case 5: return "HS06";
72 case 6: return "HS07";
73 case 7: return "HS08";
74 case 8: return "HS09";
75 case 9: return "HS10";
76 }
77 break;
78 case 3:
79 /* USB3 ports */
80 switch (dev->path.usb.port_id) {
81 case 0: return "SS01";
82 case 1: return "SS02";
83 case 2: return "SS03";
84 case 3: return "SS04";
85 case 4: return "SS05";
86 case 5: return "SS06";
87 }
88 break;
89 }
90 return NULL;
91 }
92
93 if (dev->path.type != DEVICE_PATH_PCI)
94 return NULL;
95
96 /* Match functions 0 and 1 for possible GPUs on a secondary bus */
97 if (dev->bus && dev->bus->secondary > 0) {
98 switch (PCI_FUNC(dev->path.pci.devfn)) {
99 case 0: return "DEV0";
100 case 1: return "DEV1";
101 }
102 return NULL;
103 }
104
105 switch (dev->path.pci.devfn) {
106 case SA_DEVFN_ROOT: return "MCHC";
107 case SA_DEVFN_PEG0: return "PEGP";
108 case SA_DEVFN_IGD: return "GFX0";
109 case PCH_DEVFN_ISH: return "ISHB";
110 case PCH_DEVFN_XHCI: return "XHCI";
111 case PCH_DEVFN_USBOTG: return "XDCI";
112 case PCH_DEVFN_THERMAL: return "THRM";
113 case PCH_DEVFN_CIO: return "ICIO";
114 case PCH_DEVFN_I2C0: return "I2C0";
115 case PCH_DEVFN_I2C1: return "I2C1";
116 case PCH_DEVFN_I2C2: return "I2C2";
117 case PCH_DEVFN_I2C3: return "I2C3";
118 case PCH_DEVFN_CSE: return "CSE1";
119 case PCH_DEVFN_CSE_2: return "CSE2";
120 case PCH_DEVFN_CSE_IDER: return "CSED";
121 case PCH_DEVFN_CSE_KT: return "CSKT";
122 case PCH_DEVFN_CSE_3: return "CSE3";
123 case PCH_DEVFN_SATA: return "SATA";
124 case PCH_DEVFN_UART2: return "UAR2";
125 case PCH_DEVFN_I2C4: return "I2C4";
126 case PCH_DEVFN_I2C5: return "I2C5";
127 case PCH_DEVFN_PCIE1: return "RP01";
128 case PCH_DEVFN_PCIE2: return "RP02";
129 case PCH_DEVFN_PCIE3: return "RP03";
130 case PCH_DEVFN_PCIE4: return "RP04";
131 case PCH_DEVFN_PCIE5: return "RP05";
132 case PCH_DEVFN_PCIE6: return "RP06";
133 case PCH_DEVFN_PCIE7: return "RP07";
134 case PCH_DEVFN_PCIE8: return "RP08";
135 case PCH_DEVFN_PCIE9: return "RP09";
136 case PCH_DEVFN_PCIE10: return "RP10";
137 case PCH_DEVFN_PCIE11: return "RP11";
138 case PCH_DEVFN_PCIE12: return "RP12";
139 case PCH_DEVFN_PCIE13: return "RP13";
140 case PCH_DEVFN_PCIE14: return "RP14";
141 case PCH_DEVFN_PCIE15: return "RP15";
142 case PCH_DEVFN_PCIE16: return "RP16";
143 case PCH_DEVFN_UART0: return "UAR0";
144 case PCH_DEVFN_UART1: return "UAR1";
145 case PCH_DEVFN_GSPI0: return "SPI0";
146 case PCH_DEVFN_GSPI1: return "SPI1";
147 case PCH_DEVFN_EMMC: return "EMMC";
148 case PCH_DEVFN_SDIO: return "SDIO";
149 case PCH_DEVFN_SDCARD: return "SDXC";
150 case PCH_DEVFN_P2SB: return "P2SB";
151 case PCH_DEVFN_PMC: return "PMC_";
152 case PCH_DEVFN_HDA: return "HDAS";
153 case PCH_DEVFN_SMBUS: return "SBUS";
154 case PCH_DEVFN_SPI: return "FSPI";
155 case PCH_DEVFN_GBE: return "IGBE";
156 case PCH_DEVFN_TRACEHUB:return "THUB";
157 }
158
159 return NULL;
160}
161#endif
162
Naresh G Solankia2d40622016-08-30 20:47:13 +0530163void soc_init_pre_device(void *chip_info)
164{
Subrata Banik46caf092018-09-28 19:54:30 +0530165 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
166 * default policy that doesn't honor boards' requirements. */
167 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
168
Naresh G Solankia2d40622016-08-30 20:47:13 +0530169 /* Perform silicon specific init. */
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200170 fsp_silicon_init();
Subrata Banik46caf092018-09-28 19:54:30 +0530171
Patrick Rudolph5199e822019-09-26 14:00:14 +0200172 /*
173 * Keep the P2SB device visible so it and the other devices are
174 * visible in coreboot for driver support and PCI resource allocation.
175 * There is no UPD setting for this.
176 */
177 p2sb_unhide();
178
Subrata Banik46caf092018-09-28 19:54:30 +0530179 /* Restore GPIO IRQ polarities back to previous settings. */
180 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
181
Gaggery Tsai711fb812018-05-22 12:32:48 -0700182 /* swap enabled PCI ports in device tree if needed */
Nico Huberad91b182019-10-12 15:16:33 +0200183 if (CONFIG(SKYLAKE_SOC_PCH_H))
184 pcie_rp_update_devicetree(pch_h_rp_groups);
185 else
186 pcie_rp_update_devicetree(pch_lp_rp_groups);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530187}
188
Naresh G Solankia2d40622016-08-30 20:47:13 +0530189static struct device_operations pci_domain_ops = {
190 .read_resources = &pci_domain_read_resources,
191 .set_resources = &pci_domain_set_resources,
192 .scan_bus = &pci_domain_scan_bus,
Julius Wernercd49cce2019-03-05 16:53:33 -0800193#if CONFIG(HAVE_ACPI_TABLES)
Nico Huberc37b0e32017-09-18 20:03:46 +0200194 .write_acpi_tables = &northbridge_write_acpi_tables,
195 .acpi_name = &soc_acpi_name,
Naresh G Solankia2d40622016-08-30 20:47:13 +0530196#endif
197};
198
199static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200200 .read_resources = noop_read_resources,
201 .set_resources = noop_set_resources,
Julius Wernercd49cce2019-03-05 16:53:33 -0800202#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200203 .acpi_fill_ssdt = generate_cpu_entries,
Naresh G Solankia2d40622016-08-30 20:47:13 +0530204#endif
205};
206
Elyes HAOUAS143fb462018-05-25 12:56:45 +0200207static void soc_enable(struct device *dev)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530208{
209 /* Set the operations if it is a special bus type */
Subrata Banik3c838c72017-12-06 18:14:01 +0530210 if (dev->path.type == DEVICE_PATH_DOMAIN)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530211 dev->ops = &pci_domain_ops;
Subrata Banik3c838c72017-12-06 18:14:01 +0530212 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530213 dev->ops = &cpu_bus_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100214 else if (dev->path.type == DEVICE_PATH_GPIO)
215 block_gpio_enable(dev);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530216}
217
218struct chip_operations soc_intel_skylake_ops = {
219 CHIP_NAME("Intel 6th Gen")
220 .enable_dev = &soc_enable,
221 .init = &soc_init_pre_device,
222};
Lee Leahyb0005132015-05-12 18:19:47 -0700223
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530224/* UPD parameters to be initialized before SiliconInit */
Naresh G Solankia2d40622016-08-30 20:47:13 +0530225void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530226{
Naresh G Solankia2d40622016-08-30 20:47:13 +0530227 FSP_S_CONFIG *params = &supd->FspsConfig;
228 FSP_S_TEST_CONFIG *tconfig = &supd->FspsTestConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300229 struct soc_intel_skylake_config *config;
Patrick Georgid2990ff2018-05-03 18:06:15 +0200230 uintptr_t vbt_data = (uintptr_t)vbt_get();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530231 int i;
232
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300233 config = config_of_soc();
Naresh G Solankia2d40622016-08-30 20:47:13 +0530234
235 mainboard_silicon_init_params(params);
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530236
237 struct soc_power_limits_config *soc_confg;
238 config_t *confg = config_of_soc();
239 soc_confg = &confg->power_limits_config;
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800240 /* Set PsysPmax if it is available from DT */
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530241 if (soc_confg->psys_pmax) {
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800242 /* PsysPmax is in unit of 1/8 Watt */
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530243 tconfig->PsysPmax = soc_confg->psys_pmax * 8;
Gaggery Tsaida6f4ae2018-01-15 15:03:01 +0800244 printk(BIOS_DEBUG, "psys_pmax = %d\n", tconfig->PsysPmax);
245 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530246
Naresh G Solankia2d40622016-08-30 20:47:13 +0530247 params->GraphicsConfigPtr = (u32) vbt_data;
248
249 for (i = 0; i < ARRAY_SIZE(config->usb2_ports); i++) {
250 params->PortUsb20Enable[i] =
251 config->usb2_ports[i].enable;
252 params->Usb2AfePetxiset[i] =
253 config->usb2_ports[i].pre_emp_bias;
254 params->Usb2AfeTxiset[i] =
255 config->usb2_ports[i].tx_bias;
256 params->Usb2AfePredeemp[i] =
257 config->usb2_ports[i].tx_emp_enable;
258 params->Usb2AfePehalfbit[i] =
259 config->usb2_ports[i].pre_emp_bit;
Michael Niewöhner056d5522020-09-04 15:40:35 +0200260
261 if (config->usb2_ports[i].enable)
262 params->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
263 else
Michael Niewöhner84fde762020-11-25 16:36:18 +0100264 params->Usb2OverCurrentPin[i] = OC_SKIP;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530265 }
266
267 for (i = 0; i < ARRAY_SIZE(config->usb3_ports); i++) {
268 params->PortUsb30Enable[i] = config->usb3_ports[i].enable;
Michael Niewöhner84fde762020-11-25 16:36:18 +0100269 if (config->usb3_ports[i].enable)
Michael Niewöhner056d5522020-09-04 15:40:35 +0200270 params->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
Michael Niewöhner84fde762020-11-25 16:36:18 +0100271 else
272 params->Usb3OverCurrentPin[i] = OC_SKIP;
273
Naresh G Solankia2d40622016-08-30 20:47:13 +0530274 if (config->usb3_ports[i].tx_de_emp) {
275 params->Usb3HsioTxDeEmphEnable[i] = 1;
276 params->Usb3HsioTxDeEmph[i] =
277 config->usb3_ports[i].tx_de_emp;
278 }
279 if (config->usb3_ports[i].tx_downscale_amp) {
280 params->Usb3HsioTxDownscaleAmpEnable[i] = 1;
281 params->Usb3HsioTxDownscaleAmp[i] =
282 config->usb3_ports[i].tx_downscale_amp;
283 }
284 }
285
Angel Pons7ff3f312021-06-23 12:13:57 +0200286 params->SataEnable = is_devfn_enabled(PCH_DEVFN_SATA);
Felix Singer0901d032020-07-29 19:57:25 +0200287 if (params->SataEnable) {
Felix Singer4e58ce12020-07-25 04:39:52 +0200288 memcpy(params->SataPortsEnable, config->SataPortsEnable,
289 sizeof(params->SataPortsEnable));
290 memcpy(params->SataPortsDevSlp, config->SataPortsDevSlp,
291 sizeof(params->SataPortsDevSlp));
292 memcpy(params->SataPortsHotPlug, config->SataPortsHotPlug,
293 sizeof(params->SataPortsHotPlug));
294 memcpy(params->SataPortsSpinUp, config->SataPortsSpinUp,
295 sizeof(params->SataPortsSpinUp));
296
297 params->SataSalpSupport = config->SataSalpSupport;
298 params->SataMode = config->SataMode;
299 params->SataSpeedLimit = config->SataSpeedLimit;
300 /*
301 * For unknown reasons FSP skips writing some essential SATA init registers
302 * (SIR) when SataPwrOptEnable=0. This results in link errors, "unaligned
303 * write" errors and others. Enabling this option solves these problems.
304 */
305 params->SataPwrOptEnable = 1;
Angel Pons8f3e1192021-04-04 16:20:54 +0200306 tconfig->SataTestMode = CONFIG(ENABLE_SATA_TEST_MODE);
Felix Singer4e58ce12020-07-25 04:39:52 +0200307 }
308
Naresh G Solankia2d40622016-08-30 20:47:13 +0530309 memcpy(params->PcieRpClkReqSupport, config->PcieRpClkReqSupport,
310 sizeof(params->PcieRpClkReqSupport));
311 memcpy(params->PcieRpClkReqNumber, config->PcieRpClkReqNumber,
312 sizeof(params->PcieRpClkReqNumber));
Rizwan Qureshi6ab4ed42017-09-05 14:18:25 +0530313 memcpy(params->PcieRpAdvancedErrorReporting,
314 config->PcieRpAdvancedErrorReporting,
315 sizeof(params->PcieRpAdvancedErrorReporting));
Rizwan Qureshi03937392017-09-16 01:54:20 +0530316 memcpy(params->PcieRpLtrEnable, config->PcieRpLtrEnable,
317 sizeof(params->PcieRpLtrEnable));
Duncan Laurie74ea48e2018-01-29 12:00:47 -0800318 memcpy(params->PcieRpHotPlug, config->PcieRpHotPlug,
319 sizeof(params->PcieRpHotPlug));
Wim Vervoorn5819eab2020-05-07 13:16:32 +0200320 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
Wim Vervoornd6b682c2020-05-07 12:41:13 +0200321 params->PcieRpMaxPayload[i] = config->PcieRpMaxPayload[i];
Benjamin Doronb53858b2020-10-12 04:19:42 +0000322 if (config->pcie_rp_aspm[i])
323 params->PcieRpAspm[i] = config->pcie_rp_aspm[i] - 1;
Benjamin Doronadcb8702020-03-14 01:53:25 +0000324 if (config->pcie_rp_l1substates[i])
325 params->PcieRpL1Substates[i] = config->pcie_rp_l1substates[i] - 1;
Wim Vervoorn5819eab2020-05-07 13:16:32 +0200326 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530327
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530328 /*
329 * PcieRpClkSrcNumber UPD is set to clock source number(0-6) for
330 * all the enabled PCIe root ports, invalid(0x1F) is set for
331 * disabled PCIe root ports.
332 */
333 for (i = 0; i < CONFIG_MAX_ROOT_PORTS; i++) {
334 if (config->PcieRpClkReqSupport[i])
335 params->PcieRpClkSrcNumber[i] =
336 config->PcieRpClkSrcNumber[i];
337 else
338 params->PcieRpClkSrcNumber[i] = 0x1F;
339 }
340
Naresh G Solankieedf6d82016-11-16 21:27:38 +0530341 /* disable Legacy PME */
342 memset(params->PcieRpPmSci, 0, sizeof(params->PcieRpPmSci));
343
Subrata Banik10a94322019-07-08 14:49:22 +0530344 /* Legacy 8254 timer support */
Sean Rhodesbc35bed2021-07-13 13:36:28 +0100345 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
346 params->Early8254ClockGatingEnable = !use_8254;
Subrata Banik10a94322019-07-08 14:49:22 +0530347
Michael Niewöhnera1843d82020-10-02 18:28:22 +0200348 params->EnableTcoTimer = CONFIG(USE_PM_ACPI_TIMER);
349
Naresh G Solankia2d40622016-08-30 20:47:13 +0530350 memcpy(params->SerialIoDevMode, config->SerialIoDevMode,
351 sizeof(params->SerialIoDevMode));
352
Angel Pons7ff3f312021-06-23 12:13:57 +0200353 params->PchCio2Enable = is_devfn_enabled(PCH_DEVFN_CIO);
Felix Singer4d5c4e02020-07-29 22:28:37 +0200354
Angel Pons7ff3f312021-06-23 12:13:57 +0200355 params->SaImguEnable = is_devfn_enabled(SA_DEVFN_IMGU);
Felix Singer91dfb922020-07-25 14:01:52 +0200356
Angel Pons7ff3f312021-06-23 12:13:57 +0200357 tconfig->ChapDeviceEnable = is_devfn_enabled(SA_DEVFN_CHAP);
Benjamin Dorond0701c92020-12-07 22:56:47 +0000358
Angel Pons7ff3f312021-06-23 12:13:57 +0200359 params->Heci3Enabled = is_devfn_enabled(PCH_DEVFN_CSE_3);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530360
Julius Wernercd49cce2019-03-05 16:53:33 -0800361 params->CpuConfig.Bits.VmxEnable = CONFIG(ENABLE_VMX);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530362
363 params->PchPmWoWlanEnable = config->PchPmWoWlanEnable;
364 params->PchPmWoWlanDeepSxEnable = config->PchPmWoWlanDeepSxEnable;
365 params->PchPmLanWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
366
Angel Pons7ff3f312021-06-23 12:13:57 +0200367 params->PchLanEnable = is_devfn_enabled(PCH_DEVFN_GBE);
Felix Singer57c81432020-07-25 07:50:51 +0200368 if (params->PchLanEnable) {
Duncan Laurie14485ef2017-12-13 13:58:35 -0800369 params->PchLanLtrEnable = config->EnableLanLtr;
370 params->PchLanK1OffEnable = config->EnableLanK1Off;
371 params->PchLanClkReqSupported = config->LanClkReqSupported;
372 params->PchLanClkReqNumber = config->LanClkReqNumber;
373 }
Naresh G Solankia2d40622016-08-30 20:47:13 +0530374 params->SsicPortEnable = config->SsicPortEnable;
Felix Singeraff69be2020-07-25 13:37:17 +0200375
Angel Pons7ff3f312021-06-23 12:13:57 +0200376 params->ScsEmmcEnabled = is_devfn_enabled(PCH_DEVFN_EMMC);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530377 params->ScsEmmcHs400Enabled = config->ScsEmmcHs400Enabled;
Felix Singer52919522020-07-29 21:44:36 +0200378
Angel Pons7ff3f312021-06-23 12:13:57 +0200379 params->ScsSdCardEnabled = is_devfn_enabled(PCH_DEVFN_SDCARD);
li feng21066382018-05-22 12:49:53 -0700380
Pratik Prajapatie0722472018-08-22 18:58:38 -0700381 if (!!params->ScsEmmcHs400Enabled && !!config->EmmcHs400DllNeed) {
382 params->PchScsEmmcHs400DllDataValid =
383 !!config->EmmcHs400DllNeed;
384 params->PchScsEmmcHs400RxStrobeDll1 =
385 config->ScsEmmcHs400RxStrobeDll1;
386 params->PchScsEmmcHs400TxDataDll =
387 config->ScsEmmcHs400TxDataDll;
388 }
389
li feng21066382018-05-22 12:49:53 -0700390 /* If ISH is enabled, enable ISH elements */
Angel Pons7ff3f312021-06-23 12:13:57 +0200391 params->PchIshEnable = is_devfn_enabled(PCH_DEVFN_ISH);
li feng21066382018-05-22 12:49:53 -0700392
Angel Pons7ff3f312021-06-23 12:13:57 +0200393 params->PchHdaEnable = is_devfn_enabled(PCH_DEVFN_HDA);
Felix Singer048d9b52020-07-25 14:31:58 +0200394
Michael Niewöhner62385632019-09-23 14:38:41 +0200395 params->PchHdaVcType = config->PchHdaVcType;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530396 params->PchHdaIoBufferOwnership = config->IoBufferOwnership;
397 params->PchHdaDspEnable = config->DspEnable;
Felix Singer9c1c0092020-07-29 20:48:08 +0200398
Angel Pons7ff3f312021-06-23 12:13:57 +0200399 params->Device4Enable = is_devfn_enabled(SA_DEVFN_TS);
400 params->PchThermalDeviceEnable = is_devfn_enabled(PCH_DEVFN_THERMAL);
Matt DeVillier9e0d69b2017-10-10 14:03:36 -0500401
Naresh G Solankia2d40622016-08-30 20:47:13 +0530402 tconfig->PchLockDownGlobalSmi = config->LockDownConfigGlobalSmi;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530403 tconfig->PchLockDownRtcLock = config->LockDownConfigRtcLock;
Angel Pons950cdbc2020-12-11 17:00:42 +0100404 tconfig->PowerLimit4 = 0;
Barnali Sarkarfbf10182017-08-11 18:38:38 +0530405 /*
406 * To disable HECI, the Psf needs to be left unlocked
407 * by FSP till end of post sequence. Based on the devicetree
408 * setting, we set the appropriate PsfUnlock policy in FSP,
409 * do the changes and then lock it back in coreboot during finalize.
410 */
411 tconfig->PchSbAccessUnlock = (config->HeciEnabled == 0) ? 1 : 0;
Felix Singer5385b4d2021-05-03 02:25:08 +0200412
413 const bool lockdown_by_fsp = get_lockdown_config() == CHIPSET_LOCKDOWN_FSP;
414 tconfig->PchLockDownBiosInterface = lockdown_by_fsp;
415 params->PchLockDownBiosLock = lockdown_by_fsp;
416 params->PchLockDownSpiEiss = lockdown_by_fsp;
417 /*
418 * Making this config "0" means FSP won't set the FLOCKDN bit
419 * of SPIBAR + 0x04 (i.e., Bit 15 of BIOS_HSFSTS_CTL).
420 * So, it becomes coreboot's responsibility to set this bit
421 * before end of POST for security concerns.
422 */
423 params->SpiFlashCfgLockDown = lockdown_by_fsp;
424
Benjamin Dorondc667982020-10-16 18:07:13 +0000425 /* FSP should let coreboot set subsystem IDs, which are read/write-once */
426 params->DefaultSvid = 0;
427 params->PchSubSystemVendorId = 0;
428 params->DefaultSid = 0;
429 params->PchSubSystemId = 0;
Elyes HAOUASb58e99d2019-01-23 12:04:43 +0100430
Naresh G Solankia2d40622016-08-30 20:47:13 +0530431 params->PchPmWolEnableOverride = config->WakeConfigWolEnableOverride;
432 params->PchPmPcieWakeFromDeepSx = config->WakeConfigPcieWakeFromDeepSx;
433 params->PchPmDeepSxPol = config->PmConfigDeepSxPol;
Duncan Laurie25c7d932017-02-17 17:16:43 -0800434 params->PchPmSlpS0Enable = config->s0ix_enable;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530435 params->PchPmSlpS3MinAssert = config->PmConfigSlpS3MinAssert;
436 params->PchPmSlpS4MinAssert = config->PmConfigSlpS4MinAssert;
437 params->PchPmSlpSusMinAssert = config->PmConfigSlpSusMinAssert;
438 params->PchPmSlpAMinAssert = config->PmConfigSlpAMinAssert;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530439 params->PchPmSlpStrchSusUp = config->PmConfigSlpStrchSusUp;
440 params->PchPmPwrBtnOverridePeriod =
441 config->PmConfigPwrBtnOverridePeriod;
442 params->PchPmPwrCycDur = config->PmConfigPwrCycDur;
Rizwan Qureshi0da186c2017-02-23 14:43:39 +0530443
444 /* Indicate whether platform supports Voltage Margining */
445 params->PchPmSlpS0VmEnable = config->PchPmSlpS0VmEnable;
446
Nico Huber44e89af2019-02-23 19:24:51 +0100447 params->PchSirqEnable = config->serirq_mode != SERIRQ_OFF;
448 params->PchSirqMode = config->serirq_mode == SERIRQ_CONTINUOUS;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530449
Martin Rothc25c1eb2020-07-24 12:26:21 -0600450 params->CpuConfig.Bits.SkipMpInit = !CONFIG(USE_INTEL_FSP_MP_INIT);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530451
Subrata Banikc4986eb2018-05-09 14:55:09 +0530452 for (i = 0; i < ARRAY_SIZE(config->i2c_voltage); i++)
Aaron Durbined14a4e2016-11-09 17:04:15 -0600453 params->SerialIoI2cVoltage[i] = config->i2c_voltage[i];
Naresh G Solankia2d40622016-08-30 20:47:13 +0530454
455 for (i = 0; i < ARRAY_SIZE(config->domain_vr_config); i++)
456 fill_vr_domain_config(params, i, &config->domain_vr_config[i]);
457
458 /* Show SPI controller if enabled in devicetree.cb */
Angel Pons7ff3f312021-06-23 12:13:57 +0200459 params->ShowSpiController = is_devfn_enabled(PCH_DEVFN_SPI);
Naresh G Solankia2d40622016-08-30 20:47:13 +0530460
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200461 params->XdciEnable = xdci_can_enable(PCH_DEVFN_USBOTG);
Duncan Laurief5116952018-03-26 02:24:18 -0700462
Maxim Polyakov03ddd192019-08-30 18:04:02 +0300463 /* Enable or disable Gaussian Mixture Model in devicetree */
Angel Pons7ff3f312021-06-23 12:13:57 +0200464 params->GmmEnable = is_devfn_enabled(SA_DEVFN_GMM);
Maxim Polyakov03ddd192019-08-30 18:04:02 +0300465
Rizwan Qureshi64670142016-11-23 15:25:19 +0530466 /*
467 * Send VR specific mailbox commands:
468 * 000b - no VR specific command sent
469 * 001b - VR mailbox command specifically for the MPS IMPV8 VR
Lee Leahyf4c4ab92017-03-16 17:08:03 -0700470 * will be sent
Rizwan Qureshi64670142016-11-23 15:25:19 +0530471 * 010b - VR specific command sent for PS4 exit issue
472 * 100b - VR specific command sent for MPS VR decay issue
473 */
474 params->SendVrMbxCmd1 = config->SendVrMbxCmd;
Naresh G Solankia2d40622016-08-30 20:47:13 +0530475
Rizwan Qureshib3e18c72017-09-25 17:35:15 +0530476 /*
477 * Activates VR mailbox command for Intersil VR C-state issues.
478 * 0 - no mailbox command sent.
479 * 1 - VR mailbox command sent for IA/GT rails only.
480 * 2 - VR mailbox command sent for IA/GT/SA rails.
481 */
482 params->IslVrCmd = config->IslVrCmd;
483
Duncan Laurieb2aac852017-03-07 19:12:02 -0800484 /* Acoustic Noise Mitigation */
485 params->AcousticNoiseMitigation = config->AcousticNoiseMitigation;
486 params->SlowSlewRateForIa = config->SlowSlewRateForIa;
487 params->SlowSlewRateForGt = config->SlowSlewRateForGt;
488 params->SlowSlewRateForSa = config->SlowSlewRateForSa;
489 params->FastPkgCRampDisableIa = config->FastPkgCRampDisableIa;
490 params->FastPkgCRampDisableGt = config->FastPkgCRampDisableGt;
491 params->FastPkgCRampDisableSa = config->FastPkgCRampDisableSa;
492
Rizwan Qureshiffe58102017-02-10 15:58:24 +0530493 /* Enable PMC XRAM read */
494 tconfig->PchPmPmcReadDisable = config->PchPmPmcReadDisable;
495
Subrata Banik6b45ee42017-05-12 11:43:57 +0530496 /* Enable/Disable EIST */
497 tconfig->Eist = config->eist_enable;
498
marxwangec5a9472017-12-11 14:57:49 +0800499 /* Set TccActivationOffset */
500 tconfig->TccActivationOffset = config->tcc_offset;
501
Angel Pons4ff63d32019-08-30 20:05:33 +0200502 /* Already handled in coreboot code, so tell FSP to ignore UPDs */
503 params->PchIoApicBdfValid = 0;
504
Nico Huber2afe4dc2017-09-19 09:36:03 +0200505 /* Enable VT-d and X2APIC */
Angel Pons00f53a82021-04-05 12:03:08 +0200506 if (soc_is_vtd_capable()) {
Nico Huber2afe4dc2017-09-19 09:36:03 +0200507 params->VtdBaseAddress[0] = GFXVT_BASE_ADDRESS;
508 params->VtdBaseAddress[1] = VTVC0_BASE_ADDRESS;
509 params->X2ApicOptOut = 0;
510 tconfig->VtdDisable = 0;
Nico Huber2afe4dc2017-09-19 09:36:03 +0200511 }
512
Angel Pons7ff3f312021-06-23 12:13:57 +0200513 params->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
Michael Niewöhnerd60089b2019-10-26 10:44:33 +0200514
Benjamin Doronbbb81232020-06-28 02:43:53 +0000515 params->PavpEnable = CONFIG(PAVP);
516
Naresh G Solankia2d40622016-08-30 20:47:13 +0530517 soc_irq_settings(params);
Rizwan Qureshi1222a732016-08-23 14:31:23 +0530518}
Lee Leahyb0005132015-05-12 18:19:47 -0700519
Felix Singer3616e9c2020-11-25 20:10:49 +0000520/* Mainboard FSP Configuration */
Aaron Durbin64031672018-04-21 14:45:32 -0600521__weak void mainboard_silicon_init_params(FSP_S_CONFIG *params)
Naresh G Solankia2d40622016-08-30 20:47:13 +0530522{
523 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
524}
Wim Vervoornd1371502019-12-17 14:10:16 +0100525
526/* Handle FSP logo params */
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200527void soc_load_logo(FSPS_UPD *supd)
Wim Vervoornd1371502019-12-17 14:10:16 +0100528{
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200529 bmp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
Wim Vervoornd1371502019-12-17 14:10:16 +0100530}