blob: 16a3cbd1b09a6cc7a4b6ba54b9fc42306f76aa36 [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhao81096042017-05-02 18:54:44 -07003
Subrata Banik6527b1a2019-01-29 11:04:25 +05304config SOC_INTEL_COFFEELAKE
5 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +02006 select SOC_INTEL_CANNONLAKE_BASE
Nico Huberbf15b2f2019-12-13 13:44:04 +01007 select FSP_USES_CB_STACK
Patrick Rudolph4dc9e5b2021-10-03 12:02:49 +02008 select HAVE_EXP_X86_64_SUPPORT
Matt DeVillier575a2e52022-02-10 17:01:35 -06009 select HAVE_INTEL_FSP_REPO
Subrata Banikc176fc22022-04-25 16:59:35 +053010 select HECI_DISABLE_USING_SMM
Matt DeVillier575a2e52022-02-10 17:01:35 -060011 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Lijian Zhao3638a522018-07-12 17:16:11 -070012
Subrata Banik6527b1a2019-01-29 11:04:25 +053013config SOC_INTEL_WHISKEYLAKE
14 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020015 select SOC_INTEL_CANNONLAKE_BASE
Bora Guvendik349b6a12019-06-24 14:33:31 -070016 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010017 select HAVE_INTEL_FSP_REPO
Subrata Banikc176fc22022-04-25 16:59:35 +053018 select HECI_DISABLE_USING_SMM
Nico Huberdd274e22020-04-26 20:37:32 +020019 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053020
Subrata Banikfa011db2019-02-02 13:25:14 +053021config SOC_INTEL_COMETLAKE
22 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020023 select SOC_INTEL_CANNONLAKE_BASE
Aamir Bohraf2ad8b32019-07-08 12:22:28 +053024 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010025 select HAVE_INTEL_FSP_REPO
Matt DeVillier575a2e52022-02-10 17:01:35 -060026 select PMC_IPC_ACPI_INTERFACE if DISABLE_HECI1_AT_PRE_BOOT
Nico Huberdd274e22020-04-26 20:37:32 +020027 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banikc176fc22022-04-25 16:59:35 +053028 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
Sridhar Siricillaafe55622022-03-16 23:36:30 +053029 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Subrata Banikfa011db2019-02-02 13:25:14 +053030
Felix Singere1af5b82020-08-31 19:51:52 +000031config SOC_INTEL_COMETLAKE_1
32 bool
33 select SOC_INTEL_COMETLAKE
34
Felix Singer923b1752020-08-31 19:56:53 +000035config SOC_INTEL_COMETLAKE_2
36 bool
37 select SOC_INTEL_COMETLAKE
38
39config SOC_INTEL_COMETLAKE_S
40 bool
41 select SOC_INTEL_COMETLAKE
42
43config SOC_INTEL_COMETLAKE_V
44 bool
45 select SOC_INTEL_COMETLAKE
46
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +080047config SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhao3638a522018-07-12 17:16:11 -070048 bool
Lijian Zhao3638a522018-07-12 17:16:11 -070049
Arthur Heymansc8db6332019-06-17 13:32:13 +020050if SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -070051
52config CPU_SPECIFIC_OPTIONS
53 def_bool y
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070054 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -070055 select ACPI_NHLT
Angel Pons8e035e32021-06-22 12:58:20 +020056 select ARCH_X86
Lijian Zhao32111172017-08-16 11:40:03 -070057 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070058 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +053059 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -070060 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020061 select CPU_SUPPORTS_PM_TIMER_EMULATION
Felix Singer30fd5bf2020-12-07 10:37:10 +010062 select DISPLAY_FSP_VERSION_INFO
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010063 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060064 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070065 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053066 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070067 select GENERIC_GPIO_LIB
Subrata Banik4225a792022-12-19 18:24:13 +053068 select HAVE_DPTF_EISA_HID
Abhay kumarfcf88202017-09-20 15:17:42 -070069 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010070 select HAVE_FSP_LOGO_SUPPORT
Felix Singer8ba94102021-12-31 00:15:18 +010071 select HAVE_HYPERTHREADING
Lijian Zhaof0eb9992017-09-14 14:51:12 -070072 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053073 select IDT_IN_EVERY_STAGE
Arthur Heymans5e8c9062021-06-15 11:19:52 +020074 select INTEL_CAR_NEM_ENHANCED
Felix Singer30fd5bf2020-12-07 10:37:10 +010075 select INTEL_DESCRIPTOR_MODE_CAPABLE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070076 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020077 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070078 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070079 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070080 select PLATFORM_USES_FSP2_0
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020081 select PMC_GLOBAL_RESET_ENABLE_LOCK
Lijian Zhao81096042017-05-02 18:54:44 -070082 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -070083 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -070084 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -070085 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhnerc66e1c22020-11-12 23:50:37 +010086 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010087 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner320a3ab2021-01-01 21:14:16 +010088 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak6d444372021-07-01 08:42:01 -060089 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Arthur Heymans5e8c9062021-06-15 11:19:52 +020090 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053091 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070092 select SOC_INTEL_COMMON_BLOCK_CNVI
Andrey Petrov3e2e0502017-06-05 13:22:24 -070093 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -070094 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010095 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczak939440c2019-04-26 15:03:33 -060096 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -080097 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +080098 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -060099 select SOC_INTEL_COMMON_BLOCK_IRQ
Felix Singer30fd5bf2020-12-07 10:37:10 +0100100 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700101 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -0700102 select SOC_INTEL_COMMON_BLOCK_SCS
Brandon Breitensteinae154862017-08-01 11:32:06 -0700103 select SOC_INTEL_COMMON_BLOCK_SMM
104 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik281e2c12021-11-21 01:38:13 +0530105 select SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV
Felix Singer30fd5bf2020-12-07 10:37:10 +0100106 select SOC_INTEL_COMMON_BLOCK_XHCI
107 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530108 select SOC_INTEL_COMMON_FSP_RESET
Felix Singer30fd5bf2020-12-07 10:37:10 +0100109 select SOC_INTEL_COMMON_NHLT
Angel Ponseb90c512022-07-18 14:41:24 +0200110 select SOC_INTEL_COMMON_PCH_CLIENT
Felix Singer30fd5bf2020-12-07 10:37:10 +0100111 select SOC_INTEL_COMMON_RESET
Subrata Banikaf27ac22022-02-18 00:44:15 +0530112 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Lijian Zhaof0eb9992017-09-14 14:51:12 -0700113 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -0700114 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700115 select TSC_MONOTONIC_TIMER
116 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +0530117 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +0530118 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
119 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
120 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Lijian Zhao81096042017-05-02 18:54:44 -0700121
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100122config MAX_CPUS
123 int
Felix Singerff93c932022-07-22 09:45:45 -0600124 default 20 if SOC_INTEL_CANNONLAKE_PCH_H && SOC_INTEL_COMETLAKE
125 default 16 if SOC_INTEL_CANNONLAKE_PCH_H && SOC_INTEL_COFFEELAKE
126 default 12 if !SOC_INTEL_CANNONLAKE_PCH_H && SOC_INTEL_COMETLAKE
127 default 8
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100128
Felix Singerefa5a462021-04-19 16:51:22 +0200129config DIMM_SPD_SIZE
130 default 512
131
Lijian Zhao81096042017-05-02 18:54:44 -0700132config DCACHE_RAM_BASE
133 default 0xfef00000
134
135config DCACHE_RAM_SIZE
136 default 0x40000
137 help
138 The size of the cache-as-ram region required during bootblock
139 and/or romstage.
140
141config DCACHE_BSP_STACK_SIZE
142 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530143 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700144 default 0x4000
145 help
146 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530147 other stages. In the case of FSP_USES_CB_STACK default value will be
148 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700149
Subrata Banik1d260e62019-09-09 13:55:42 +0530150config FSP_TEMP_RAM_SIZE
151 hex
152 depends on FSP_USES_CB_STACK
153 default 0x10000
154 help
155 The amount of anticipated heap usage in CAR by FSP.
156 Refer to Platform FSP integration guide document to know
157 the exact FSP requirement for Heap setup.
158
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700159config IFD_CHIPSET
160 string
161 default "cnl"
162
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700163config IED_REGION_SIZE
164 hex
165 default 0x400000
166
John Zhao7492bcb2018-02-01 15:56:28 -0800167config HEAP_SIZE
168 hex
169 default 0x8000
170
Lijian Zhao0e956f22017-10-22 18:30:39 -0700171config NHLT_DMIC_1CH_16B
172 bool
173 depends on ACPI_NHLT
174 default n
175 help
176 Include DSP firmware settings for 1 channel 16B DMIC array.
177
178config NHLT_DMIC_2CH_16B
179 bool
180 depends on ACPI_NHLT
181 default n
182 help
183 Include DSP firmware settings for 2 channel 16B DMIC array.
184
185config NHLT_DMIC_4CH_16B
186 bool
187 depends on ACPI_NHLT
188 default n
189 help
190 Include DSP firmware settings for 4 channel 16B DMIC array.
191
192config NHLT_MAX98357
193 bool
194 depends on ACPI_NHLT
195 default n
196 help
197 Include DSP firmware settings for headset codec.
198
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800199config NHLT_MAX98373
200 bool
201 depends on ACPI_NHLT
202 default n
203 help
204 Include DSP firmware settings for headset codec.
205
Lijian Zhao0e956f22017-10-22 18:30:39 -0700206config NHLT_DA7219
207 bool
208 depends on ACPI_NHLT
209 default n
210 help
211 Include DSP firmware settings for headset codec.
212
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700213config MAX_ROOT_PORTS
214 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800215 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700216 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700217
Rizwan Qureshia9794602021-04-08 20:31:47 +0530218config MAX_PCIE_CLOCK_SRC
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700219 int
220 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
221 default 6
222
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700223config SMM_TSEG_SIZE
224 hex
225 default 0x800000
226
Subrata Banike66600e2018-05-10 17:23:56 +0530227config SMM_RESERVED_SIZE
228 hex
229 default 0x200000
230
Lijian Zhao81096042017-05-02 18:54:44 -0700231config PCR_BASE_ADDRESS
232 hex
233 default 0xfd000000
234 help
235 This option allows you to select MMIO Base Address of sideband bus.
236
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700237config CPU_BCLK_MHZ
238 int
239 default 100
240
Aaron Durbin551e4be2018-04-10 09:24:54 -0600241config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800242 int
243 default 120
244
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200245config CPU_XTAL_HZ
246 default 24000000
247
Chris Chingb8dc63b2017-12-06 14:26:15 -0700248config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
249 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800250 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700251
Lijian Zhao32111172017-08-16 11:40:03 -0700252config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
253 int
254 default 3
255
Subrata Banikc4986eb2018-05-09 14:55:09 +0530256config SOC_INTEL_I2C_DEV_MAX
257 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800258 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530259 default 6
260
Nico Huber99954182019-05-29 23:33:06 +0200261config CONSOLE_UART_BASE_ADDRESS
262 hex
263 default 0xfe032000
264 depends on INTEL_LPSS_UART_FOR_CONSOLE
265
Lijian Zhao8465a812017-07-11 12:33:22 -0700266# Clock divider parameters for 115200 baud rate
267config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
268 hex
269 default 0x30
270
271config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
272 hex
273 default 0xc35
274
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700275config VBOOT
Joel Kitching6672bd82019-04-10 16:06:21 +0800276 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700277 select VBOOT_STARTS_IN_BOOTBLOCK
278 select VBOOT_VBNV_CMOS
279 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
280
Patrick Georgi6539e102018-09-13 11:48:43 -0400281config CBFS_SIZE
Patrick Georgi6539e102018-09-13 11:48:43 -0400282 default 0x200000
283
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530284config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
285 bool
286 default n
287 help
288 Select this if the board has a SD_PWR_ENABLE pin connected to a
289 active high sensing load switch to turn on power to the card reader.
290 This will enable a workaround in ASL _PS3 and _PS0 methods to force
291 SD_PWR_ENABLE to stay low in D3.
292
Patrick Georgi6539e102018-09-13 11:48:43 -0400293config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530294 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000295 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000296 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2
297 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
298 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400299
300config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100301 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singerdd9f6352020-08-31 20:00:55 +0000302 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000303 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
304 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
305 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400306
Kane Chen37172562019-04-11 21:55:20 +0800307config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
308 int "Debug Consent for CNL"
309 # USB DBC is more common for developers so make this default to 3 if
310 # SOC_INTEL_DEBUG_CONSENT=y
311 default 3 if SOC_INTEL_DEBUG_CONSENT
312 default 0
313 help
314 This is to control debug interface on SOC.
315 Setting non-zero value will allow to use DBC or DCI to debug SOC.
316 PlatformDebugConsent in FspmUpd.h has the details.
317
Subrata Banik5ee4c122019-07-05 06:43:46 +0530318config PRERAM_CBMEM_CONSOLE_SIZE
319 hex
320 default 0xe00
321
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200322config INTEL_TXT_BIOSACM_ALIGNMENT
323 hex
324 default 0x40000 # 256KB
325
Michael Niewöhnerfca152c2020-12-20 18:01:26 +0100326config INTEL_GMA_BCLV_OFFSET
327 default 0xc8258
328
329config INTEL_GMA_BCLV_WIDTH
330 default 32
331
332config INTEL_GMA_BCLM_OFFSET
333 default 0xc8254
334
335config INTEL_GMA_BCLM_WIDTH
336 default 32
337
Lijian Zhao81096042017-05-02 18:54:44 -0700338endif