blob: 187aed5fbeb3a3b013f6163cc86f36f8f6fce1aa [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhao81096042017-05-02 18:54:44 -07003
Subrata Banik6527b1a2019-01-29 11:04:25 +05304config SOC_INTEL_COFFEELAKE
5 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +02006 select SOC_INTEL_CANNONLAKE_BASE
Nico Huberbf15b2f2019-12-13 13:44:04 +01007 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +01008 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +02009 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053010 help
Lijian Zhao3638a522018-07-12 17:16:11 -070011 Intel Coffeelake support
12
Subrata Banik6527b1a2019-01-29 11:04:25 +053013config SOC_INTEL_WHISKEYLAKE
14 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020015 select SOC_INTEL_CANNONLAKE_BASE
Bora Guvendik349b6a12019-06-24 14:33:31 -070016 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010017 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020018 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053019 help
20 Intel Whiskeylake support
21
Subrata Banikfa011db2019-02-02 13:25:14 +053022config SOC_INTEL_COMETLAKE
23 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020024 select SOC_INTEL_CANNONLAKE_BASE
Aamir Bohraf2ad8b32019-07-08 12:22:28 +053025 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010026 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020027 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banikfa011db2019-02-02 13:25:14 +053028 help
29 Intel Cometlake support
30
Felix Singere1af5b82020-08-31 19:51:52 +000031config SOC_INTEL_COMETLAKE_1
32 bool
33 select SOC_INTEL_COMETLAKE
34
Felix Singer923b1752020-08-31 19:56:53 +000035config SOC_INTEL_COMETLAKE_2
36 bool
37 select SOC_INTEL_COMETLAKE
38
39config SOC_INTEL_COMETLAKE_S
40 bool
41 select SOC_INTEL_COMETLAKE
42
43config SOC_INTEL_COMETLAKE_V
44 bool
45 select SOC_INTEL_COMETLAKE
46
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +080047config SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhao3638a522018-07-12 17:16:11 -070048 bool
Lijian Zhao3638a522018-07-12 17:16:11 -070049 help
50 Choose this option if you have a PCH-H chipset.
51
Arthur Heymansc8db6332019-06-17 13:32:13 +020052if SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -070053
54config CPU_SPECIFIC_OPTIONS
55 def_bool y
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070056 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -070057 select ACPI_NHLT
Angel Ponsa32df262020-09-25 10:20:11 +020058 select ARCH_ALL_STAGES_X86_32
Lijian Zhao32111172017-08-16 11:40:03 -070059 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070060 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +053061 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -070062 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020063 select CPU_SUPPORTS_PM_TIMER_EMULATION
Felix Singer30fd5bf2020-12-07 10:37:10 +010064 select DISPLAY_FSP_VERSION_INFO
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060065 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070066 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053067 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Felix Singer30fd5bf2020-12-07 10:37:10 +010068 select FSP_T_XIP if FSP_CAR
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070069 select GENERIC_GPIO_LIB
Abhay kumarfcf88202017-09-20 15:17:42 -070070 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010071 select HAVE_FSP_LOGO_SUPPORT
Lijian Zhaof0eb9992017-09-14 14:51:12 -070072 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053073 select IDT_IN_EVERY_STAGE
Felix Singer30fd5bf2020-12-07 10:37:10 +010074 select INTEL_DESCRIPTOR_MODE_CAPABLE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070075 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020076 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa5158492017-08-29 14:37:17 -070077 select IOAPIC
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070078 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070079 select PARALLEL_MP
80 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070081 select PLATFORM_USES_FSP2_0
Michael Niewöhnera1843d82020-10-02 18:28:22 +020082 select PM_ACPI_TIMER_OPTIONAL
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020083 select PMC_GLOBAL_RESET_ENABLE_LOCK
Felix Singer30fd5bf2020-12-07 10:37:10 +010084 select REG_SCRIPT
Lijian Zhao81096042017-05-02 18:54:44 -070085 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -070086 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -070087 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -070088 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhnerc66e1c22020-11-12 23:50:37 +010089 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010090 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner320a3ab2021-01-01 21:14:16 +010091 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banikc4986eb2018-05-09 14:55:09 +053092 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070093 select SOC_INTEL_COMMON_BLOCK_CNVI
Andrey Petrov3e2e0502017-06-05 13:22:24 -070094 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -070095 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Tim Wawrzynczak939440c2019-04-26 15:03:33 -060096 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -080097 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +080098 select SOC_INTEL_COMMON_BLOCK_HDA
Felix Singer30fd5bf2020-12-07 10:37:10 +010099 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700100 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -0700101 select SOC_INTEL_COMMON_BLOCK_SCS
Brandon Breitensteinae154862017-08-01 11:32:06 -0700102 select SOC_INTEL_COMMON_BLOCK_SMM
103 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +0530104 select SOC_INTEL_COMMON_BLOCK_THERMAL
Felix Singer30fd5bf2020-12-07 10:37:10 +0100105 select SOC_INTEL_COMMON_BLOCK_XHCI
106 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530107 select SOC_INTEL_COMMON_FSP_RESET
Felix Singer30fd5bf2020-12-07 10:37:10 +0100108 select SOC_INTEL_COMMON_NHLT
109 select SOC_INTEL_COMMON_PCH_BASE
110 select SOC_INTEL_COMMON_RESET
Lijian Zhaof0eb9992017-09-14 14:51:12 -0700111 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -0700112 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700113 select TSC_MONOTONIC_TIMER
114 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +0530115 select UDK_2017_BINDING
Lijian Zhao81096042017-05-02 18:54:44 -0700116
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100117config MAX_CPUS
118 int
119 default 12
120
Lijian Zhao81096042017-05-02 18:54:44 -0700121config DCACHE_RAM_BASE
122 default 0xfef00000
123
124config DCACHE_RAM_SIZE
125 default 0x40000
126 help
127 The size of the cache-as-ram region required during bootblock
128 and/or romstage.
129
130config DCACHE_BSP_STACK_SIZE
131 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530132 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700133 default 0x4000
134 help
135 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530136 other stages. In the case of FSP_USES_CB_STACK default value will be
137 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700138
Subrata Banik1d260e62019-09-09 13:55:42 +0530139config FSP_TEMP_RAM_SIZE
140 hex
141 depends on FSP_USES_CB_STACK
142 default 0x10000
143 help
144 The amount of anticipated heap usage in CAR by FSP.
145 Refer to Platform FSP integration guide document to know
146 the exact FSP requirement for Heap setup.
147
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700148config IFD_CHIPSET
149 string
150 default "cnl"
151
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700152config IED_REGION_SIZE
153 hex
154 default 0x400000
155
John Zhao7492bcb2018-02-01 15:56:28 -0800156config HEAP_SIZE
157 hex
158 default 0x8000
159
Lijian Zhao0e956f22017-10-22 18:30:39 -0700160config NHLT_DMIC_1CH_16B
161 bool
162 depends on ACPI_NHLT
163 default n
164 help
165 Include DSP firmware settings for 1 channel 16B DMIC array.
166
167config NHLT_DMIC_2CH_16B
168 bool
169 depends on ACPI_NHLT
170 default n
171 help
172 Include DSP firmware settings for 2 channel 16B DMIC array.
173
174config NHLT_DMIC_4CH_16B
175 bool
176 depends on ACPI_NHLT
177 default n
178 help
179 Include DSP firmware settings for 4 channel 16B DMIC array.
180
181config NHLT_MAX98357
182 bool
183 depends on ACPI_NHLT
184 default n
185 help
186 Include DSP firmware settings for headset codec.
187
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800188config NHLT_MAX98373
189 bool
190 depends on ACPI_NHLT
191 default n
192 help
193 Include DSP firmware settings for headset codec.
194
Lijian Zhao0e956f22017-10-22 18:30:39 -0700195config NHLT_DA7219
196 bool
197 depends on ACPI_NHLT
198 default n
199 help
200 Include DSP firmware settings for headset codec.
201
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700202config MAX_ROOT_PORTS
203 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800204 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700205 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700206
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700207config MAX_PCIE_CLOCKS
208 int
209 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
210 default 6
211
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700212config SMM_TSEG_SIZE
213 hex
214 default 0x800000
215
Subrata Banike66600e2018-05-10 17:23:56 +0530216config SMM_RESERVED_SIZE
217 hex
218 default 0x200000
219
Lijian Zhao81096042017-05-02 18:54:44 -0700220config PCR_BASE_ADDRESS
221 hex
222 default 0xfd000000
223 help
224 This option allows you to select MMIO Base Address of sideband bus.
225
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700226config CPU_BCLK_MHZ
227 int
228 default 100
229
Aaron Durbin551e4be2018-04-10 09:24:54 -0600230config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800231 int
232 default 120
233
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200234config CPU_XTAL_HZ
235 default 24000000
236
Chris Chingb8dc63b2017-12-06 14:26:15 -0700237config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
238 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800239 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700240
Lijian Zhao32111172017-08-16 11:40:03 -0700241config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
242 int
243 default 3
244
Subrata Banikc4986eb2018-05-09 14:55:09 +0530245config SOC_INTEL_I2C_DEV_MAX
246 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800247 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530248 default 6
249
Nico Huber99954182019-05-29 23:33:06 +0200250config CONSOLE_UART_BASE_ADDRESS
251 hex
252 default 0xfe032000
253 depends on INTEL_LPSS_UART_FOR_CONSOLE
254
Lijian Zhao8465a812017-07-11 12:33:22 -0700255# Clock divider parameters for 115200 baud rate
256config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
257 hex
258 default 0x30
259
260config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
261 hex
262 default 0xc35
263
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700264config VBOOT
265 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800266 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700267 select VBOOT_STARTS_IN_BOOTBLOCK
268 select VBOOT_VBNV_CMOS
269 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
270
Patrick Georgi6539e102018-09-13 11:48:43 -0400271config CBFS_SIZE
272 hex
273 default 0x200000
274
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530275config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
276 bool
277 default n
278 help
279 Select this if the board has a SD_PWR_ENABLE pin connected to a
280 active high sensing load switch to turn on power to the card reader.
281 This will enable a workaround in ASL _PS3 and _PS0 methods to force
282 SD_PWR_ENABLE to stay low in D3.
283
Subrata Banik9e3ba212018-01-08 15:28:26 +0530284choice
285 prompt "Cache-as-ram implementation"
Angel Pons7ed704d2019-07-12 15:46:43 +0200286 default USE_CANNONLAKE_CAR_NEM_ENHANCED
Subrata Banik9e3ba212018-01-08 15:28:26 +0530287 help
288 This option allows you to select how cache-as-ram (CAR) is set up.
289
290config USE_CANNONLAKE_CAR_NEM_ENHANCED
291 bool "Enhanced Non-evict mode"
292 select SOC_INTEL_COMMON_BLOCK_CAR
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -0800293 select INTEL_CAR_NEM_ENHANCED
Subrata Banik9e3ba212018-01-08 15:28:26 +0530294 help
295 A current limitation of NEM (Non-Evict mode) is that code and data
296 sizes are derived from the requirement to not write out any modified
297 cache line. With NEM, if there is no physical memory behind the
298 cached area, the modified data will be lost and NEM results will be
299 inconsistent. ENHANCED NEM guarantees that modified data is always
300 kept in cache while clean data is replaced.
301
302config USE_CANNONLAKE_FSP_CAR
303 bool "Use FSP CAR"
304 select FSP_CAR
305 help
306 Use FSP APIs to initialize and tear down the Cache-As-Ram.
307
308endchoice
309
Patrick Georgi6539e102018-09-13 11:48:43 -0400310config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530311 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000312 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000313 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2
314 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
315 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400316
317config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100318 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singerdd9f6352020-08-31 20:00:55 +0000319 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000320 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
321 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
322 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400323
Kane Chen37172562019-04-11 21:55:20 +0800324config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
325 int "Debug Consent for CNL"
326 # USB DBC is more common for developers so make this default to 3 if
327 # SOC_INTEL_DEBUG_CONSENT=y
328 default 3 if SOC_INTEL_DEBUG_CONSENT
329 default 0
330 help
331 This is to control debug interface on SOC.
332 Setting non-zero value will allow to use DBC or DCI to debug SOC.
333 PlatformDebugConsent in FspmUpd.h has the details.
334
Subrata Banik5ee4c122019-07-05 06:43:46 +0530335config PRERAM_CBMEM_CONSOLE_SIZE
336 hex
337 default 0xe00
338
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200339config INTEL_TXT_BIOSACM_ALIGNMENT
340 hex
341 default 0x40000 # 256KB
342
Michael Niewöhnerfca152c2020-12-20 18:01:26 +0100343config INTEL_GMA_BCLV_OFFSET
344 default 0xc8258
345
346config INTEL_GMA_BCLV_WIDTH
347 default 32
348
349config INTEL_GMA_BCLM_OFFSET
350 default 0xc8254
351
352config INTEL_GMA_BCLM_WIDTH
353 default 32
354
Lijian Zhao81096042017-05-02 18:54:44 -0700355endif