blob: 9517ceebda83ceb351423369521cbac98d8c0f92 [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhao81096042017-05-02 18:54:44 -07003
Subrata Banik6527b1a2019-01-29 11:04:25 +05304config SOC_INTEL_COFFEELAKE
5 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +02006 select SOC_INTEL_CANNONLAKE_BASE
Nico Huberbf15b2f2019-12-13 13:44:04 +01007 select FSP_USES_CB_STACK
Patrick Rudolph4dc9e5b2021-10-03 12:02:49 +02008 select HAVE_EXP_X86_64_SUPPORT
Matt DeVillier575a2e52022-02-10 17:01:35 -06009 select HAVE_INTEL_FSP_REPO
10 select HECI_DISABLE_USING_SMM if DISABLE_HECI1_AT_PRE_BOOT
11 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Lijian Zhao3638a522018-07-12 17:16:11 -070012
Subrata Banik6527b1a2019-01-29 11:04:25 +053013config SOC_INTEL_WHISKEYLAKE
14 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020015 select SOC_INTEL_CANNONLAKE_BASE
Bora Guvendik349b6a12019-06-24 14:33:31 -070016 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010017 select HAVE_INTEL_FSP_REPO
Matt DeVillier575a2e52022-02-10 17:01:35 -060018 select HECI_DISABLE_USING_SMM if DISABLE_HECI1_AT_PRE_BOOT
Nico Huberdd274e22020-04-26 20:37:32 +020019 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053020
Subrata Banikfa011db2019-02-02 13:25:14 +053021config SOC_INTEL_COMETLAKE
22 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020023 select SOC_INTEL_CANNONLAKE_BASE
Aamir Bohraf2ad8b32019-07-08 12:22:28 +053024 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010025 select HAVE_INTEL_FSP_REPO
Matt DeVillier575a2e52022-02-10 17:01:35 -060026 select PMC_IPC_ACPI_INTERFACE if DISABLE_HECI1_AT_PRE_BOOT
Nico Huberdd274e22020-04-26 20:37:32 +020027 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Matt DeVillier575a2e52022-02-10 17:01:35 -060028 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
Subrata Banikfa011db2019-02-02 13:25:14 +053029
Felix Singere1af5b82020-08-31 19:51:52 +000030config SOC_INTEL_COMETLAKE_1
31 bool
32 select SOC_INTEL_COMETLAKE
33
Felix Singer923b1752020-08-31 19:56:53 +000034config SOC_INTEL_COMETLAKE_2
35 bool
36 select SOC_INTEL_COMETLAKE
37
38config SOC_INTEL_COMETLAKE_S
39 bool
40 select SOC_INTEL_COMETLAKE
41
42config SOC_INTEL_COMETLAKE_V
43 bool
44 select SOC_INTEL_COMETLAKE
45
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +080046config SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhao3638a522018-07-12 17:16:11 -070047 bool
Lijian Zhao3638a522018-07-12 17:16:11 -070048
Arthur Heymansc8db6332019-06-17 13:32:13 +020049if SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -070050
51config CPU_SPECIFIC_OPTIONS
52 def_bool y
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070053 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -070054 select ACPI_NHLT
Angel Pons8e035e32021-06-22 12:58:20 +020055 select ARCH_X86
Lijian Zhao32111172017-08-16 11:40:03 -070056 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070057 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +053058 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -070059 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020060 select CPU_SUPPORTS_PM_TIMER_EMULATION
Felix Singer30fd5bf2020-12-07 10:37:10 +010061 select DISPLAY_FSP_VERSION_INFO
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060062 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070063 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053064 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070065 select GENERIC_GPIO_LIB
Abhay kumarfcf88202017-09-20 15:17:42 -070066 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010067 select HAVE_FSP_LOGO_SUPPORT
Lijian Zhaof0eb9992017-09-14 14:51:12 -070068 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053069 select IDT_IN_EVERY_STAGE
Arthur Heymans5e8c9062021-06-15 11:19:52 +020070 select INTEL_CAR_NEM_ENHANCED
Felix Singer30fd5bf2020-12-07 10:37:10 +010071 select INTEL_DESCRIPTOR_MODE_CAPABLE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070072 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020073 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070074 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070075 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070076 select PLATFORM_USES_FSP2_0
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020077 select PMC_GLOBAL_RESET_ENABLE_LOCK
Lijian Zhao81096042017-05-02 18:54:44 -070078 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -070079 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -070080 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -070081 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhnerc66e1c22020-11-12 23:50:37 +010082 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010083 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner320a3ab2021-01-01 21:14:16 +010084 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak6d444372021-07-01 08:42:01 -060085 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Arthur Heymans5e8c9062021-06-15 11:19:52 +020086 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053087 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070088 select SOC_INTEL_COMMON_BLOCK_CNVI
Andrey Petrov3e2e0502017-06-05 13:22:24 -070089 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -070090 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010091 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczak939440c2019-04-26 15:03:33 -060092 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -080093 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +080094 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -060095 select SOC_INTEL_COMMON_BLOCK_IRQ
Felix Singer30fd5bf2020-12-07 10:37:10 +010096 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaodcf99b02017-07-30 15:40:10 -070097 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070098 select SOC_INTEL_COMMON_BLOCK_SCS
Brandon Breitensteinae154862017-08-01 11:32:06 -070099 select SOC_INTEL_COMMON_BLOCK_SMM
100 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik281e2c12021-11-21 01:38:13 +0530101 select SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV
Felix Singer30fd5bf2020-12-07 10:37:10 +0100102 select SOC_INTEL_COMMON_BLOCK_XHCI
103 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530104 select SOC_INTEL_COMMON_FSP_RESET
Felix Singer30fd5bf2020-12-07 10:37:10 +0100105 select SOC_INTEL_COMMON_NHLT
106 select SOC_INTEL_COMMON_PCH_BASE
107 select SOC_INTEL_COMMON_RESET
Lijian Zhaof0eb9992017-09-14 14:51:12 -0700108 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -0700109 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700110 select TSC_MONOTONIC_TIMER
111 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +0530112 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +0530113 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
114 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
115 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Lijian Zhao81096042017-05-02 18:54:44 -0700116
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100117config MAX_CPUS
118 int
119 default 12
120
Felix Singerefa5a462021-04-19 16:51:22 +0200121config DIMM_SPD_SIZE
122 default 512
123
Lijian Zhao81096042017-05-02 18:54:44 -0700124config DCACHE_RAM_BASE
125 default 0xfef00000
126
127config DCACHE_RAM_SIZE
128 default 0x40000
129 help
130 The size of the cache-as-ram region required during bootblock
131 and/or romstage.
132
133config DCACHE_BSP_STACK_SIZE
134 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530135 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700136 default 0x4000
137 help
138 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530139 other stages. In the case of FSP_USES_CB_STACK default value will be
140 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700141
Subrata Banik1d260e62019-09-09 13:55:42 +0530142config FSP_TEMP_RAM_SIZE
143 hex
144 depends on FSP_USES_CB_STACK
145 default 0x10000
146 help
147 The amount of anticipated heap usage in CAR by FSP.
148 Refer to Platform FSP integration guide document to know
149 the exact FSP requirement for Heap setup.
150
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700151config IFD_CHIPSET
152 string
153 default "cnl"
154
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700155config IED_REGION_SIZE
156 hex
157 default 0x400000
158
John Zhao7492bcb2018-02-01 15:56:28 -0800159config HEAP_SIZE
160 hex
161 default 0x8000
162
Lijian Zhao0e956f22017-10-22 18:30:39 -0700163config NHLT_DMIC_1CH_16B
164 bool
165 depends on ACPI_NHLT
166 default n
167 help
168 Include DSP firmware settings for 1 channel 16B DMIC array.
169
170config NHLT_DMIC_2CH_16B
171 bool
172 depends on ACPI_NHLT
173 default n
174 help
175 Include DSP firmware settings for 2 channel 16B DMIC array.
176
177config NHLT_DMIC_4CH_16B
178 bool
179 depends on ACPI_NHLT
180 default n
181 help
182 Include DSP firmware settings for 4 channel 16B DMIC array.
183
184config NHLT_MAX98357
185 bool
186 depends on ACPI_NHLT
187 default n
188 help
189 Include DSP firmware settings for headset codec.
190
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800191config NHLT_MAX98373
192 bool
193 depends on ACPI_NHLT
194 default n
195 help
196 Include DSP firmware settings for headset codec.
197
Lijian Zhao0e956f22017-10-22 18:30:39 -0700198config NHLT_DA7219
199 bool
200 depends on ACPI_NHLT
201 default n
202 help
203 Include DSP firmware settings for headset codec.
204
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700205config MAX_ROOT_PORTS
206 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800207 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700208 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700209
Rizwan Qureshia9794602021-04-08 20:31:47 +0530210config MAX_PCIE_CLOCK_SRC
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700211 int
212 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
213 default 6
214
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700215config SMM_TSEG_SIZE
216 hex
217 default 0x800000
218
Subrata Banike66600e2018-05-10 17:23:56 +0530219config SMM_RESERVED_SIZE
220 hex
221 default 0x200000
222
Lijian Zhao81096042017-05-02 18:54:44 -0700223config PCR_BASE_ADDRESS
224 hex
225 default 0xfd000000
226 help
227 This option allows you to select MMIO Base Address of sideband bus.
228
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700229config CPU_BCLK_MHZ
230 int
231 default 100
232
Aaron Durbin551e4be2018-04-10 09:24:54 -0600233config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800234 int
235 default 120
236
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200237config CPU_XTAL_HZ
238 default 24000000
239
Chris Chingb8dc63b2017-12-06 14:26:15 -0700240config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
241 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800242 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700243
Lijian Zhao32111172017-08-16 11:40:03 -0700244config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
245 int
246 default 3
247
Subrata Banikc4986eb2018-05-09 14:55:09 +0530248config SOC_INTEL_I2C_DEV_MAX
249 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800250 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530251 default 6
252
Nico Huber99954182019-05-29 23:33:06 +0200253config CONSOLE_UART_BASE_ADDRESS
254 hex
255 default 0xfe032000
256 depends on INTEL_LPSS_UART_FOR_CONSOLE
257
Lijian Zhao8465a812017-07-11 12:33:22 -0700258# Clock divider parameters for 115200 baud rate
259config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
260 hex
261 default 0x30
262
263config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
264 hex
265 default 0xc35
266
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700267config VBOOT
268 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800269 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700270 select VBOOT_STARTS_IN_BOOTBLOCK
271 select VBOOT_VBNV_CMOS
272 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
273
Patrick Georgi6539e102018-09-13 11:48:43 -0400274config CBFS_SIZE
Patrick Georgi6539e102018-09-13 11:48:43 -0400275 default 0x200000
276
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530277config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
278 bool
279 default n
280 help
281 Select this if the board has a SD_PWR_ENABLE pin connected to a
282 active high sensing load switch to turn on power to the card reader.
283 This will enable a workaround in ASL _PS3 and _PS0 methods to force
284 SD_PWR_ENABLE to stay low in D3.
285
Patrick Georgi6539e102018-09-13 11:48:43 -0400286config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530287 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000288 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000289 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2
290 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
291 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400292
293config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100294 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singerdd9f6352020-08-31 20:00:55 +0000295 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000296 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
297 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
298 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400299
Kane Chen37172562019-04-11 21:55:20 +0800300config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
301 int "Debug Consent for CNL"
302 # USB DBC is more common for developers so make this default to 3 if
303 # SOC_INTEL_DEBUG_CONSENT=y
304 default 3 if SOC_INTEL_DEBUG_CONSENT
305 default 0
306 help
307 This is to control debug interface on SOC.
308 Setting non-zero value will allow to use DBC or DCI to debug SOC.
309 PlatformDebugConsent in FspmUpd.h has the details.
310
Subrata Banik5ee4c122019-07-05 06:43:46 +0530311config PRERAM_CBMEM_CONSOLE_SIZE
312 hex
313 default 0xe00
314
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200315config INTEL_TXT_BIOSACM_ALIGNMENT
316 hex
317 default 0x40000 # 256KB
318
Michael Niewöhnerfca152c2020-12-20 18:01:26 +0100319config INTEL_GMA_BCLV_OFFSET
320 default 0xc8258
321
322config INTEL_GMA_BCLV_WIDTH
323 default 32
324
325config INTEL_GMA_BCLM_OFFSET
326 default 0xc8254
327
328config INTEL_GMA_BCLM_WIDTH
329 default 32
330
Lijian Zhao81096042017-05-02 18:54:44 -0700331endif