blob: 24f64b1887263daabc27d0f5e1b45a9ea6ac0d59 [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhao81096042017-05-02 18:54:44 -07003
Arthur Heymans4821a0e2019-06-18 13:19:29 +02004config SOC_INTEL_CANNONLAKE_ALTERNATE_HEADERS
Lijian Zhao3638a522018-07-12 17:16:11 -07005 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +02006 default y if SOC_INTEL_CANNONLAKE_BASE && !SOC_INTEL_CANNONLAKE
Lijian Zhao3638a522018-07-12 17:16:11 -07007 help
Subrata Banik6527b1a2019-01-29 11:04:25 +05308 Single Kconfig option to select common base Cannonlake support.
9 This Kconfig will help to select majority of CNL SoC features.
10 Major difference that exist today between
Arthur Heymans4821a0e2019-06-18 13:19:29 +020011 SOC_INTEL_CANNONLAKE_ALTERNATE_HEADERS and SOC_INTEL_CANNONLAKE Kconfig
Subrata Banik6527b1a2019-01-29 11:04:25 +053012 are in FSP Header Files. Hence this Kconfig might help to select
13 required SoC support FSP headers. Any future Intel SoC would
14 like to make use of CNL support might just select this Kconfig.
15
Arthur Heymansc8db6332019-06-17 13:32:13 +020016config SOC_INTEL_CANNONLAKE
17 bool
18 select SOC_INTEL_CANNONLAKE_BASE
Arthur Heymansa4492902019-06-17 10:50:47 +020019 select MICROCODE_BLOB_NOT_IN_BLOB_REPO
Arthur Heymansc8db6332019-06-17 13:32:13 +020020 help
21 Intel Cannonlake support
22
Subrata Banik6527b1a2019-01-29 11:04:25 +053023config SOC_INTEL_COFFEELAKE
24 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020025 select SOC_INTEL_CANNONLAKE_BASE
Nico Huberbf15b2f2019-12-13 13:44:04 +010026 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010027 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020028 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053029 help
Lijian Zhao3638a522018-07-12 17:16:11 -070030 Intel Coffeelake support
31
Subrata Banik6527b1a2019-01-29 11:04:25 +053032config SOC_INTEL_WHISKEYLAKE
33 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020034 select SOC_INTEL_CANNONLAKE_BASE
Bora Guvendik349b6a12019-06-24 14:33:31 -070035 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010036 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020037 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053038 help
39 Intel Whiskeylake support
40
Subrata Banikfa011db2019-02-02 13:25:14 +053041config SOC_INTEL_COMETLAKE
42 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020043 select SOC_INTEL_CANNONLAKE_BASE
Aamir Bohraf2ad8b32019-07-08 12:22:28 +053044 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010045 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020046 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banikfa011db2019-02-02 13:25:14 +053047 help
48 Intel Cometlake support
49
Felix Singere1af5b82020-08-31 19:51:52 +000050config SOC_INTEL_COMETLAKE_1
51 bool
52 select SOC_INTEL_COMETLAKE
53
Felix Singer923b1752020-08-31 19:56:53 +000054config SOC_INTEL_COMETLAKE_2
55 bool
56 select SOC_INTEL_COMETLAKE
57
58config SOC_INTEL_COMETLAKE_S
59 bool
60 select SOC_INTEL_COMETLAKE
61
62config SOC_INTEL_COMETLAKE_V
63 bool
64 select SOC_INTEL_COMETLAKE
65
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +080066config SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhao3638a522018-07-12 17:16:11 -070067 bool
Lijian Zhao3638a522018-07-12 17:16:11 -070068 help
69 Choose this option if you have a PCH-H chipset.
70
Arthur Heymansc8db6332019-06-17 13:32:13 +020071if SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -070072
73config CPU_SPECIFIC_OPTIONS
74 def_bool y
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070075 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -070076 select ACPI_NHLT
Angel Ponsa32df262020-09-25 10:20:11 +020077 select ARCH_ALL_STAGES_X86_32
Lijian Zhao32111172017-08-16 11:40:03 -070078 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070079 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +053080 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -070081 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020082 select CPU_SUPPORTS_PM_TIMER_EMULATION
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060083 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070084 select FSP_M_XIP
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070085 select GENERIC_GPIO_LIB
Abhay kumarfcf88202017-09-20 15:17:42 -070086 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010087 select HAVE_FSP_LOGO_SUPPORT
Stefan Tauneref8b9572018-09-06 00:34:28 +020088 select INTEL_DESCRIPTOR_MODE_CAPABLE
Lijian Zhaof0eb9992017-09-14 14:51:12 -070089 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053090 select IDT_IN_EVERY_STAGE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070091 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020092 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa5158492017-08-29 14:37:17 -070093 select IOAPIC
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070094 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070095 select PARALLEL_MP
96 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070097 select PLATFORM_USES_FSP2_0
Lijian Zhaodcf99b02017-07-30 15:40:10 -070098 select REG_SCRIPT
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020099 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +0530100 select PMC_LOW_POWER_MODE_PROGRAM
Lijian Zhao81096042017-05-02 18:54:44 -0700101 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -0700102 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -0700103 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -0700104 select SOC_INTEL_COMMON_BLOCK_ACPI
Subrata Banikc4986eb2018-05-09 14:55:09 +0530105 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700106 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -0700107 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Tim Wawrzynczak939440c2019-04-26 15:03:33 -0600108 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -0800109 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +0800110 select SOC_INTEL_COMMON_BLOCK_HDA
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700111 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -0700112 select SOC_INTEL_COMMON_BLOCK_SCS
Paul Fagerburg7803e482019-06-27 10:44:51 -0600113 select SOC_INTEL_COMMON_BLOCK_XHCI
114 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Brandon Breitensteinae154862017-08-01 11:32:06 -0700115 select SOC_INTEL_COMMON_BLOCK_SMM
116 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +0530117 select SOC_INTEL_COMMON_BLOCK_THERMAL
Subrata Banikf513ceb2018-05-17 15:57:43 +0530118 select SOC_INTEL_COMMON_PCH_BASE
Lijian Zhao0e956f22017-10-22 18:30:39 -0700119 select SOC_INTEL_COMMON_NHLT
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700120 select SOC_INTEL_COMMON_RESET
Sumeet R Pawnikar309ccf72020-05-09 16:37:30 +0530121 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaof0eb9992017-09-14 14:51:12 -0700122 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -0700123 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700124 select TSC_MONOTONIC_TIMER
125 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +0530126 select UDK_2017_BINDING
Subrata Banika8733e32018-01-23 16:40:56 +0530127 select DISPLAY_FSP_VERSION_INFO
Praveen hodagatta praneshb66757f2018-10-23 02:43:05 +0800128 select FSP_T_XIP if FSP_CAR
Subrata Banika0368a02019-06-04 14:16:02 +0530129 select HECI_DISABLE_USING_SMM if !SOC_INTEL_COFFEELAKE && !SOC_INTEL_WHISKEYLAKE && !SOC_INTEL_COMETLAKE
Lijian Zhao81096042017-05-02 18:54:44 -0700130
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100131config MAX_CPUS
132 int
133 default 12
134
Lijian Zhao81096042017-05-02 18:54:44 -0700135config DCACHE_RAM_BASE
136 default 0xfef00000
137
138config DCACHE_RAM_SIZE
139 default 0x40000
140 help
141 The size of the cache-as-ram region required during bootblock
142 and/or romstage.
143
144config DCACHE_BSP_STACK_SIZE
145 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530146 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700147 default 0x4000
148 help
149 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530150 other stages. In the case of FSP_USES_CB_STACK default value will be
151 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700152
Subrata Banik1d260e62019-09-09 13:55:42 +0530153config FSP_TEMP_RAM_SIZE
154 hex
155 depends on FSP_USES_CB_STACK
156 default 0x10000
157 help
158 The amount of anticipated heap usage in CAR by FSP.
159 Refer to Platform FSP integration guide document to know
160 the exact FSP requirement for Heap setup.
161
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700162config IFD_CHIPSET
163 string
164 default "cnl"
165
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700166config IED_REGION_SIZE
167 hex
168 default 0x400000
169
John Zhao7492bcb2018-02-01 15:56:28 -0800170config HEAP_SIZE
171 hex
172 default 0x8000
173
Lijian Zhao0e956f22017-10-22 18:30:39 -0700174config NHLT_DMIC_1CH_16B
175 bool
176 depends on ACPI_NHLT
177 default n
178 help
179 Include DSP firmware settings for 1 channel 16B DMIC array.
180
181config NHLT_DMIC_2CH_16B
182 bool
183 depends on ACPI_NHLT
184 default n
185 help
186 Include DSP firmware settings for 2 channel 16B DMIC array.
187
188config NHLT_DMIC_4CH_16B
189 bool
190 depends on ACPI_NHLT
191 default n
192 help
193 Include DSP firmware settings for 4 channel 16B DMIC array.
194
195config NHLT_MAX98357
196 bool
197 depends on ACPI_NHLT
198 default n
199 help
200 Include DSP firmware settings for headset codec.
201
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800202config NHLT_MAX98373
203 bool
204 depends on ACPI_NHLT
205 default n
206 help
207 Include DSP firmware settings for headset codec.
208
Lijian Zhao0e956f22017-10-22 18:30:39 -0700209config NHLT_DA7219
210 bool
211 depends on ACPI_NHLT
212 default n
213 help
214 Include DSP firmware settings for headset codec.
215
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700216config MAX_ROOT_PORTS
217 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800218 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700219 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700220
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700221config MAX_PCIE_CLOCKS
222 int
223 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
224 default 6
225
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700226config SMM_TSEG_SIZE
227 hex
228 default 0x800000
229
Subrata Banike66600e2018-05-10 17:23:56 +0530230config SMM_RESERVED_SIZE
231 hex
232 default 0x200000
233
Lijian Zhao81096042017-05-02 18:54:44 -0700234config PCR_BASE_ADDRESS
235 hex
236 default 0xfd000000
237 help
238 This option allows you to select MMIO Base Address of sideband bus.
239
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700240config CPU_BCLK_MHZ
241 int
242 default 100
243
Aaron Durbin551e4be2018-04-10 09:24:54 -0600244config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800245 int
246 default 120
247
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200248config CPU_XTAL_HZ
249 default 24000000
250
Chris Chingb8dc63b2017-12-06 14:26:15 -0700251config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
252 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800253 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700254
Lijian Zhao32111172017-08-16 11:40:03 -0700255config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
256 int
257 default 3
258
Subrata Banikc4986eb2018-05-09 14:55:09 +0530259config SOC_INTEL_I2C_DEV_MAX
260 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800261 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530262 default 6
263
Nico Huber99954182019-05-29 23:33:06 +0200264config CONSOLE_UART_BASE_ADDRESS
265 hex
266 default 0xfe032000
267 depends on INTEL_LPSS_UART_FOR_CONSOLE
268
Lijian Zhao8465a812017-07-11 12:33:22 -0700269# Clock divider parameters for 115200 baud rate
270config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
271 hex
272 default 0x30
273
274config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
275 hex
276 default 0xc35
277
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700278config CHROMEOS
279 select CHROMEOS_RAMOOPS_DYNAMIC
280
281config VBOOT
282 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800283 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700284 select VBOOT_STARTS_IN_BOOTBLOCK
285 select VBOOT_VBNV_CMOS
286 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
287
Aaron Durbin4a8f45f2017-10-05 17:05:36 -0600288config C_ENV_BOOTBLOCK_SIZE
289 hex
Duncan Laurie11340e52018-12-01 16:58:52 -0800290 default 0xC000
Aaron Durbin4a8f45f2017-10-05 17:05:36 -0600291
Patrick Georgi6539e102018-09-13 11:48:43 -0400292config CBFS_SIZE
293 hex
294 default 0x200000
295
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530296config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
297 bool
298 default n
299 help
300 Select this if the board has a SD_PWR_ENABLE pin connected to a
301 active high sensing load switch to turn on power to the card reader.
302 This will enable a workaround in ASL _PS3 and _PS0 methods to force
303 SD_PWR_ENABLE to stay low in D3.
304
Subrata Banik9e3ba212018-01-08 15:28:26 +0530305choice
306 prompt "Cache-as-ram implementation"
Angel Pons7ed704d2019-07-12 15:46:43 +0200307 default USE_CANNONLAKE_CAR_NEM_ENHANCED
Subrata Banik9e3ba212018-01-08 15:28:26 +0530308 help
309 This option allows you to select how cache-as-ram (CAR) is set up.
310
311config USE_CANNONLAKE_CAR_NEM_ENHANCED
312 bool "Enhanced Non-evict mode"
313 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohrac1d227d2020-07-16 09:03:06 +0530314 select USE_CAR_NEM_ENHANCED_V1
Subrata Banik9e3ba212018-01-08 15:28:26 +0530315 help
316 A current limitation of NEM (Non-Evict mode) is that code and data
317 sizes are derived from the requirement to not write out any modified
318 cache line. With NEM, if there is no physical memory behind the
319 cached area, the modified data will be lost and NEM results will be
320 inconsistent. ENHANCED NEM guarantees that modified data is always
321 kept in cache while clean data is replaced.
322
323config USE_CANNONLAKE_FSP_CAR
324 bool "Use FSP CAR"
325 select FSP_CAR
326 help
327 Use FSP APIs to initialize and tear down the Cache-As-Ram.
328
329endchoice
330
Patrick Georgi6539e102018-09-13 11:48:43 -0400331config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530332 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000333 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000334 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2
335 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
336 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Arthur Heymansc8db6332019-06-17 13:32:13 +0200337 default "src/vendorcode/intel/fsp/fsp2_0/cannonlake/" if SOC_INTEL_CANNONLAKE
Patrick Georgi6539e102018-09-13 11:48:43 -0400338
339config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100340 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singerdd9f6352020-08-31 20:00:55 +0000341 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000342 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
343 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
344 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400345
Kane Chen37172562019-04-11 21:55:20 +0800346config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
347 int "Debug Consent for CNL"
348 # USB DBC is more common for developers so make this default to 3 if
349 # SOC_INTEL_DEBUG_CONSENT=y
350 default 3 if SOC_INTEL_DEBUG_CONSENT
351 default 0
352 help
353 This is to control debug interface on SOC.
354 Setting non-zero value will allow to use DBC or DCI to debug SOC.
355 PlatformDebugConsent in FspmUpd.h has the details.
356
Subrata Banik5ee4c122019-07-05 06:43:46 +0530357config PRERAM_CBMEM_CONSOLE_SIZE
358 hex
359 default 0xe00
360
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200361config INTEL_TXT_BIOSACM_ALIGNMENT
362 hex
363 default 0x40000 # 256KB
364
Lijian Zhao81096042017-05-02 18:54:44 -0700365endif