blob: dfb1be4879dc61527fe6b6625112c8740926cc05 [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhao81096042017-05-02 18:54:44 -07003
Subrata Banik6527b1a2019-01-29 11:04:25 +05304config SOC_INTEL_COFFEELAKE
5 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +02006 select SOC_INTEL_CANNONLAKE_BASE
Nico Huberbf15b2f2019-12-13 13:44:04 +01007 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +01008 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +02009 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Lijian Zhao3638a522018-07-12 17:16:11 -070010
Subrata Banik6527b1a2019-01-29 11:04:25 +053011config SOC_INTEL_WHISKEYLAKE
12 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020013 select SOC_INTEL_CANNONLAKE_BASE
Bora Guvendik349b6a12019-06-24 14:33:31 -070014 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010015 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020016 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053017
Subrata Banikfa011db2019-02-02 13:25:14 +053018config SOC_INTEL_COMETLAKE
19 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020020 select SOC_INTEL_CANNONLAKE_BASE
Aamir Bohraf2ad8b32019-07-08 12:22:28 +053021 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010022 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020023 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banikfa011db2019-02-02 13:25:14 +053024
Felix Singere1af5b82020-08-31 19:51:52 +000025config SOC_INTEL_COMETLAKE_1
26 bool
27 select SOC_INTEL_COMETLAKE
28
Felix Singer923b1752020-08-31 19:56:53 +000029config SOC_INTEL_COMETLAKE_2
30 bool
31 select SOC_INTEL_COMETLAKE
32
33config SOC_INTEL_COMETLAKE_S
34 bool
35 select SOC_INTEL_COMETLAKE
36
37config SOC_INTEL_COMETLAKE_V
38 bool
39 select SOC_INTEL_COMETLAKE
40
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +080041config SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhao3638a522018-07-12 17:16:11 -070042 bool
Lijian Zhao3638a522018-07-12 17:16:11 -070043
Arthur Heymansc8db6332019-06-17 13:32:13 +020044if SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -070045
46config CPU_SPECIFIC_OPTIONS
47 def_bool y
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070048 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -070049 select ACPI_NHLT
Angel Ponsa32df262020-09-25 10:20:11 +020050 select ARCH_ALL_STAGES_X86_32
Lijian Zhao32111172017-08-16 11:40:03 -070051 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070052 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +053053 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -070054 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020055 select CPU_SUPPORTS_PM_TIMER_EMULATION
Felix Singer30fd5bf2020-12-07 10:37:10 +010056 select DISPLAY_FSP_VERSION_INFO
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060057 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070058 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053059 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070060 select GENERIC_GPIO_LIB
Abhay kumarfcf88202017-09-20 15:17:42 -070061 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010062 select HAVE_FSP_LOGO_SUPPORT
Lijian Zhaof0eb9992017-09-14 14:51:12 -070063 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053064 select IDT_IN_EVERY_STAGE
Arthur Heymans5e8c9062021-06-15 11:19:52 +020065 select INTEL_CAR_NEM_ENHANCED
Felix Singer30fd5bf2020-12-07 10:37:10 +010066 select INTEL_DESCRIPTOR_MODE_CAPABLE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070067 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020068 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa5158492017-08-29 14:37:17 -070069 select IOAPIC
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070070 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070071 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070072 select PLATFORM_USES_FSP2_0
Michael Niewöhnera1843d82020-10-02 18:28:22 +020073 select PM_ACPI_TIMER_OPTIONAL
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020074 select PMC_GLOBAL_RESET_ENABLE_LOCK
Felix Singer30fd5bf2020-12-07 10:37:10 +010075 select REG_SCRIPT
Lijian Zhao81096042017-05-02 18:54:44 -070076 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -070077 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -070078 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -070079 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhnerc66e1c22020-11-12 23:50:37 +010080 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010081 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner320a3ab2021-01-01 21:14:16 +010082 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Arthur Heymans5e8c9062021-06-15 11:19:52 +020083 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053084 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070085 select SOC_INTEL_COMMON_BLOCK_CNVI
Andrey Petrov3e2e0502017-06-05 13:22:24 -070086 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -070087 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010088 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczak939440c2019-04-26 15:03:33 -060089 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -080090 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +080091 select SOC_INTEL_COMMON_BLOCK_HDA
Felix Singer30fd5bf2020-12-07 10:37:10 +010092 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaodcf99b02017-07-30 15:40:10 -070093 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070094 select SOC_INTEL_COMMON_BLOCK_SCS
Brandon Breitensteinae154862017-08-01 11:32:06 -070095 select SOC_INTEL_COMMON_BLOCK_SMM
96 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +053097 select SOC_INTEL_COMMON_BLOCK_THERMAL
Felix Singer30fd5bf2020-12-07 10:37:10 +010098 select SOC_INTEL_COMMON_BLOCK_XHCI
99 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530100 select SOC_INTEL_COMMON_FSP_RESET
Felix Singer30fd5bf2020-12-07 10:37:10 +0100101 select SOC_INTEL_COMMON_NHLT
102 select SOC_INTEL_COMMON_PCH_BASE
103 select SOC_INTEL_COMMON_RESET
Lijian Zhaof0eb9992017-09-14 14:51:12 -0700104 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -0700105 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700106 select TSC_MONOTONIC_TIMER
107 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +0530108 select UDK_2017_BINDING
Lijian Zhao81096042017-05-02 18:54:44 -0700109
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100110config MAX_CPUS
111 int
112 default 12
113
Felix Singerefa5a462021-04-19 16:51:22 +0200114config DIMM_SPD_SIZE
115 default 512
116
Lijian Zhao81096042017-05-02 18:54:44 -0700117config DCACHE_RAM_BASE
118 default 0xfef00000
119
120config DCACHE_RAM_SIZE
121 default 0x40000
122 help
123 The size of the cache-as-ram region required during bootblock
124 and/or romstage.
125
126config DCACHE_BSP_STACK_SIZE
127 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530128 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700129 default 0x4000
130 help
131 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530132 other stages. In the case of FSP_USES_CB_STACK default value will be
133 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700134
Subrata Banik1d260e62019-09-09 13:55:42 +0530135config FSP_TEMP_RAM_SIZE
136 hex
137 depends on FSP_USES_CB_STACK
138 default 0x10000
139 help
140 The amount of anticipated heap usage in CAR by FSP.
141 Refer to Platform FSP integration guide document to know
142 the exact FSP requirement for Heap setup.
143
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700144config IFD_CHIPSET
145 string
146 default "cnl"
147
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700148config IED_REGION_SIZE
149 hex
150 default 0x400000
151
John Zhao7492bcb2018-02-01 15:56:28 -0800152config HEAP_SIZE
153 hex
154 default 0x8000
155
Lijian Zhao0e956f22017-10-22 18:30:39 -0700156config NHLT_DMIC_1CH_16B
157 bool
158 depends on ACPI_NHLT
159 default n
160 help
161 Include DSP firmware settings for 1 channel 16B DMIC array.
162
163config NHLT_DMIC_2CH_16B
164 bool
165 depends on ACPI_NHLT
166 default n
167 help
168 Include DSP firmware settings for 2 channel 16B DMIC array.
169
170config NHLT_DMIC_4CH_16B
171 bool
172 depends on ACPI_NHLT
173 default n
174 help
175 Include DSP firmware settings for 4 channel 16B DMIC array.
176
177config NHLT_MAX98357
178 bool
179 depends on ACPI_NHLT
180 default n
181 help
182 Include DSP firmware settings for headset codec.
183
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800184config NHLT_MAX98373
185 bool
186 depends on ACPI_NHLT
187 default n
188 help
189 Include DSP firmware settings for headset codec.
190
Lijian Zhao0e956f22017-10-22 18:30:39 -0700191config NHLT_DA7219
192 bool
193 depends on ACPI_NHLT
194 default n
195 help
196 Include DSP firmware settings for headset codec.
197
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700198config MAX_ROOT_PORTS
199 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800200 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700201 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700202
Rizwan Qureshia9794602021-04-08 20:31:47 +0530203config MAX_PCIE_CLOCK_SRC
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700204 int
205 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
206 default 6
207
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700208config SMM_TSEG_SIZE
209 hex
210 default 0x800000
211
Subrata Banike66600e2018-05-10 17:23:56 +0530212config SMM_RESERVED_SIZE
213 hex
214 default 0x200000
215
Lijian Zhao81096042017-05-02 18:54:44 -0700216config PCR_BASE_ADDRESS
217 hex
218 default 0xfd000000
219 help
220 This option allows you to select MMIO Base Address of sideband bus.
221
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700222config CPU_BCLK_MHZ
223 int
224 default 100
225
Aaron Durbin551e4be2018-04-10 09:24:54 -0600226config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800227 int
228 default 120
229
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200230config CPU_XTAL_HZ
231 default 24000000
232
Chris Chingb8dc63b2017-12-06 14:26:15 -0700233config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
234 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800235 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700236
Lijian Zhao32111172017-08-16 11:40:03 -0700237config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
238 int
239 default 3
240
Subrata Banikc4986eb2018-05-09 14:55:09 +0530241config SOC_INTEL_I2C_DEV_MAX
242 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800243 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530244 default 6
245
Nico Huber99954182019-05-29 23:33:06 +0200246config CONSOLE_UART_BASE_ADDRESS
247 hex
248 default 0xfe032000
249 depends on INTEL_LPSS_UART_FOR_CONSOLE
250
Lijian Zhao8465a812017-07-11 12:33:22 -0700251# Clock divider parameters for 115200 baud rate
252config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
253 hex
254 default 0x30
255
256config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
257 hex
258 default 0xc35
259
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700260config VBOOT
261 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800262 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700263 select VBOOT_STARTS_IN_BOOTBLOCK
264 select VBOOT_VBNV_CMOS
265 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
266
Patrick Georgi6539e102018-09-13 11:48:43 -0400267config CBFS_SIZE
268 hex
269 default 0x200000
270
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530271config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
272 bool
273 default n
274 help
275 Select this if the board has a SD_PWR_ENABLE pin connected to a
276 active high sensing load switch to turn on power to the card reader.
277 This will enable a workaround in ASL _PS3 and _PS0 methods to force
278 SD_PWR_ENABLE to stay low in D3.
279
Patrick Georgi6539e102018-09-13 11:48:43 -0400280config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530281 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000282 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000283 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2
284 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
285 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400286
287config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100288 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singerdd9f6352020-08-31 20:00:55 +0000289 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000290 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
291 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
292 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400293
Kane Chen37172562019-04-11 21:55:20 +0800294config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
295 int "Debug Consent for CNL"
296 # USB DBC is more common for developers so make this default to 3 if
297 # SOC_INTEL_DEBUG_CONSENT=y
298 default 3 if SOC_INTEL_DEBUG_CONSENT
299 default 0
300 help
301 This is to control debug interface on SOC.
302 Setting non-zero value will allow to use DBC or DCI to debug SOC.
303 PlatformDebugConsent in FspmUpd.h has the details.
304
Subrata Banik5ee4c122019-07-05 06:43:46 +0530305config PRERAM_CBMEM_CONSOLE_SIZE
306 hex
307 default 0xe00
308
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200309config INTEL_TXT_BIOSACM_ALIGNMENT
310 hex
311 default 0x40000 # 256KB
312
Michael Niewöhnerfca152c2020-12-20 18:01:26 +0100313config INTEL_GMA_BCLV_OFFSET
314 default 0xc8258
315
316config INTEL_GMA_BCLV_WIDTH
317 default 32
318
319config INTEL_GMA_BCLM_OFFSET
320 default 0xc8254
321
322config INTEL_GMA_BCLM_WIDTH
323 default 32
324
Lijian Zhao81096042017-05-02 18:54:44 -0700325endif