blob: ddb16198aaeffec37476eb71b65cb26fc84f6023 [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhao81096042017-05-02 18:54:44 -07003
Subrata Banik6527b1a2019-01-29 11:04:25 +05304config SOC_INTEL_COFFEELAKE
5 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +02006 select SOC_INTEL_CANNONLAKE_BASE
Nico Huberbf15b2f2019-12-13 13:44:04 +01007 select FSP_USES_CB_STACK
Patrick Rudolph4dc9e5b2021-10-03 12:02:49 +02008 select HAVE_EXP_X86_64_SUPPORT
Matt DeVillier575a2e52022-02-10 17:01:35 -06009 select HAVE_INTEL_FSP_REPO
10 select HECI_DISABLE_USING_SMM if DISABLE_HECI1_AT_PRE_BOOT
11 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Lijian Zhao3638a522018-07-12 17:16:11 -070012
Subrata Banik6527b1a2019-01-29 11:04:25 +053013config SOC_INTEL_WHISKEYLAKE
14 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020015 select SOC_INTEL_CANNONLAKE_BASE
Bora Guvendik349b6a12019-06-24 14:33:31 -070016 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010017 select HAVE_INTEL_FSP_REPO
Matt DeVillier575a2e52022-02-10 17:01:35 -060018 select HECI_DISABLE_USING_SMM if DISABLE_HECI1_AT_PRE_BOOT
Nico Huberdd274e22020-04-26 20:37:32 +020019 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053020
Subrata Banikfa011db2019-02-02 13:25:14 +053021config SOC_INTEL_COMETLAKE
22 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020023 select SOC_INTEL_CANNONLAKE_BASE
Aamir Bohraf2ad8b32019-07-08 12:22:28 +053024 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010025 select HAVE_INTEL_FSP_REPO
Matt DeVillier575a2e52022-02-10 17:01:35 -060026 select PMC_IPC_ACPI_INTERFACE if DISABLE_HECI1_AT_PRE_BOOT
Nico Huberdd274e22020-04-26 20:37:32 +020027 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Matt DeVillier575a2e52022-02-10 17:01:35 -060028 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
Sridhar Siricillaafe55622022-03-16 23:36:30 +053029 select SOC_INTEL_COMMON_BASECODE if SOC_INTEL_CSE_LITE_SKU
Subrata Banikfa011db2019-02-02 13:25:14 +053030
Felix Singere1af5b82020-08-31 19:51:52 +000031config SOC_INTEL_COMETLAKE_1
32 bool
33 select SOC_INTEL_COMETLAKE
34
Felix Singer923b1752020-08-31 19:56:53 +000035config SOC_INTEL_COMETLAKE_2
36 bool
37 select SOC_INTEL_COMETLAKE
38
39config SOC_INTEL_COMETLAKE_S
40 bool
41 select SOC_INTEL_COMETLAKE
42
43config SOC_INTEL_COMETLAKE_V
44 bool
45 select SOC_INTEL_COMETLAKE
46
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +080047config SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhao3638a522018-07-12 17:16:11 -070048 bool
Lijian Zhao3638a522018-07-12 17:16:11 -070049
Arthur Heymansc8db6332019-06-17 13:32:13 +020050if SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -070051
52config CPU_SPECIFIC_OPTIONS
53 def_bool y
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070054 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -070055 select ACPI_NHLT
Angel Pons8e035e32021-06-22 12:58:20 +020056 select ARCH_X86
Lijian Zhao32111172017-08-16 11:40:03 -070057 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070058 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +053059 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -070060 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020061 select CPU_SUPPORTS_PM_TIMER_EMULATION
Felix Singer30fd5bf2020-12-07 10:37:10 +010062 select DISPLAY_FSP_VERSION_INFO
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060063 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070064 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053065 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070066 select GENERIC_GPIO_LIB
Abhay kumarfcf88202017-09-20 15:17:42 -070067 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010068 select HAVE_FSP_LOGO_SUPPORT
Lijian Zhaof0eb9992017-09-14 14:51:12 -070069 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053070 select IDT_IN_EVERY_STAGE
Arthur Heymans5e8c9062021-06-15 11:19:52 +020071 select INTEL_CAR_NEM_ENHANCED
Felix Singer30fd5bf2020-12-07 10:37:10 +010072 select INTEL_DESCRIPTOR_MODE_CAPABLE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070073 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020074 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070075 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070076 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070077 select PLATFORM_USES_FSP2_0
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020078 select PMC_GLOBAL_RESET_ENABLE_LOCK
Lijian Zhao81096042017-05-02 18:54:44 -070079 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -070080 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -070081 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -070082 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhnerc66e1c22020-11-12 23:50:37 +010083 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010084 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner320a3ab2021-01-01 21:14:16 +010085 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak6d444372021-07-01 08:42:01 -060086 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Arthur Heymans5e8c9062021-06-15 11:19:52 +020087 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053088 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070089 select SOC_INTEL_COMMON_BLOCK_CNVI
Andrey Petrov3e2e0502017-06-05 13:22:24 -070090 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -070091 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010092 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczak939440c2019-04-26 15:03:33 -060093 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -080094 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +080095 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -060096 select SOC_INTEL_COMMON_BLOCK_IRQ
Felix Singer30fd5bf2020-12-07 10:37:10 +010097 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaodcf99b02017-07-30 15:40:10 -070098 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070099 select SOC_INTEL_COMMON_BLOCK_SCS
Brandon Breitensteinae154862017-08-01 11:32:06 -0700100 select SOC_INTEL_COMMON_BLOCK_SMM
101 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik281e2c12021-11-21 01:38:13 +0530102 select SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV
Felix Singer30fd5bf2020-12-07 10:37:10 +0100103 select SOC_INTEL_COMMON_BLOCK_XHCI
104 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530105 select SOC_INTEL_COMMON_FSP_RESET
Felix Singer30fd5bf2020-12-07 10:37:10 +0100106 select SOC_INTEL_COMMON_NHLT
107 select SOC_INTEL_COMMON_PCH_BASE
108 select SOC_INTEL_COMMON_RESET
Subrata Banikaf27ac22022-02-18 00:44:15 +0530109 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Lijian Zhaof0eb9992017-09-14 14:51:12 -0700110 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -0700111 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700112 select TSC_MONOTONIC_TIMER
113 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +0530114 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +0530115 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
116 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
117 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Lijian Zhao81096042017-05-02 18:54:44 -0700118
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100119config MAX_CPUS
120 int
121 default 12
122
Felix Singerefa5a462021-04-19 16:51:22 +0200123config DIMM_SPD_SIZE
124 default 512
125
Lijian Zhao81096042017-05-02 18:54:44 -0700126config DCACHE_RAM_BASE
127 default 0xfef00000
128
129config DCACHE_RAM_SIZE
130 default 0x40000
131 help
132 The size of the cache-as-ram region required during bootblock
133 and/or romstage.
134
135config DCACHE_BSP_STACK_SIZE
136 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530137 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700138 default 0x4000
139 help
140 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530141 other stages. In the case of FSP_USES_CB_STACK default value will be
142 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700143
Subrata Banik1d260e62019-09-09 13:55:42 +0530144config FSP_TEMP_RAM_SIZE
145 hex
146 depends on FSP_USES_CB_STACK
147 default 0x10000
148 help
149 The amount of anticipated heap usage in CAR by FSP.
150 Refer to Platform FSP integration guide document to know
151 the exact FSP requirement for Heap setup.
152
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700153config IFD_CHIPSET
154 string
155 default "cnl"
156
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700157config IED_REGION_SIZE
158 hex
159 default 0x400000
160
John Zhao7492bcb2018-02-01 15:56:28 -0800161config HEAP_SIZE
162 hex
163 default 0x8000
164
Lijian Zhao0e956f22017-10-22 18:30:39 -0700165config NHLT_DMIC_1CH_16B
166 bool
167 depends on ACPI_NHLT
168 default n
169 help
170 Include DSP firmware settings for 1 channel 16B DMIC array.
171
172config NHLT_DMIC_2CH_16B
173 bool
174 depends on ACPI_NHLT
175 default n
176 help
177 Include DSP firmware settings for 2 channel 16B DMIC array.
178
179config NHLT_DMIC_4CH_16B
180 bool
181 depends on ACPI_NHLT
182 default n
183 help
184 Include DSP firmware settings for 4 channel 16B DMIC array.
185
186config NHLT_MAX98357
187 bool
188 depends on ACPI_NHLT
189 default n
190 help
191 Include DSP firmware settings for headset codec.
192
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800193config NHLT_MAX98373
194 bool
195 depends on ACPI_NHLT
196 default n
197 help
198 Include DSP firmware settings for headset codec.
199
Lijian Zhao0e956f22017-10-22 18:30:39 -0700200config NHLT_DA7219
201 bool
202 depends on ACPI_NHLT
203 default n
204 help
205 Include DSP firmware settings for headset codec.
206
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700207config MAX_ROOT_PORTS
208 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800209 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700210 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700211
Rizwan Qureshia9794602021-04-08 20:31:47 +0530212config MAX_PCIE_CLOCK_SRC
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700213 int
214 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
215 default 6
216
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700217config SMM_TSEG_SIZE
218 hex
219 default 0x800000
220
Subrata Banike66600e2018-05-10 17:23:56 +0530221config SMM_RESERVED_SIZE
222 hex
223 default 0x200000
224
Lijian Zhao81096042017-05-02 18:54:44 -0700225config PCR_BASE_ADDRESS
226 hex
227 default 0xfd000000
228 help
229 This option allows you to select MMIO Base Address of sideband bus.
230
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700231config CPU_BCLK_MHZ
232 int
233 default 100
234
Aaron Durbin551e4be2018-04-10 09:24:54 -0600235config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800236 int
237 default 120
238
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200239config CPU_XTAL_HZ
240 default 24000000
241
Chris Chingb8dc63b2017-12-06 14:26:15 -0700242config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
243 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800244 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700245
Lijian Zhao32111172017-08-16 11:40:03 -0700246config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
247 int
248 default 3
249
Subrata Banikc4986eb2018-05-09 14:55:09 +0530250config SOC_INTEL_I2C_DEV_MAX
251 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800252 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530253 default 6
254
Nico Huber99954182019-05-29 23:33:06 +0200255config CONSOLE_UART_BASE_ADDRESS
256 hex
257 default 0xfe032000
258 depends on INTEL_LPSS_UART_FOR_CONSOLE
259
Lijian Zhao8465a812017-07-11 12:33:22 -0700260# Clock divider parameters for 115200 baud rate
261config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
262 hex
263 default 0x30
264
265config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
266 hex
267 default 0xc35
268
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700269config VBOOT
270 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800271 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700272 select VBOOT_STARTS_IN_BOOTBLOCK
273 select VBOOT_VBNV_CMOS
274 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
275
Patrick Georgi6539e102018-09-13 11:48:43 -0400276config CBFS_SIZE
Patrick Georgi6539e102018-09-13 11:48:43 -0400277 default 0x200000
278
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530279config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
280 bool
281 default n
282 help
283 Select this if the board has a SD_PWR_ENABLE pin connected to a
284 active high sensing load switch to turn on power to the card reader.
285 This will enable a workaround in ASL _PS3 and _PS0 methods to force
286 SD_PWR_ENABLE to stay low in D3.
287
Patrick Georgi6539e102018-09-13 11:48:43 -0400288config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530289 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000290 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000291 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2
292 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
293 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400294
295config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100296 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singerdd9f6352020-08-31 20:00:55 +0000297 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000298 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
299 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
300 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400301
Kane Chen37172562019-04-11 21:55:20 +0800302config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
303 int "Debug Consent for CNL"
304 # USB DBC is more common for developers so make this default to 3 if
305 # SOC_INTEL_DEBUG_CONSENT=y
306 default 3 if SOC_INTEL_DEBUG_CONSENT
307 default 0
308 help
309 This is to control debug interface on SOC.
310 Setting non-zero value will allow to use DBC or DCI to debug SOC.
311 PlatformDebugConsent in FspmUpd.h has the details.
312
Subrata Banik5ee4c122019-07-05 06:43:46 +0530313config PRERAM_CBMEM_CONSOLE_SIZE
314 hex
315 default 0xe00
316
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200317config INTEL_TXT_BIOSACM_ALIGNMENT
318 hex
319 default 0x40000 # 256KB
320
Michael Niewöhnerfca152c2020-12-20 18:01:26 +0100321config INTEL_GMA_BCLV_OFFSET
322 default 0xc8258
323
324config INTEL_GMA_BCLV_WIDTH
325 default 32
326
327config INTEL_GMA_BCLM_OFFSET
328 default 0xc8254
329
330config INTEL_GMA_BCLM_WIDTH
331 default 32
332
Lijian Zhao81096042017-05-02 18:54:44 -0700333endif