blob: 0a5daeaa82eafd78a1b88e1b5534fd6c8090e78a [file] [log] [blame]
Arthur Heymans4c7979a2019-06-17 14:30:10 +02001config SOC_INTEL_COMMON_SKYLAKE_BASE
2 bool
3
Lee Leahyb0005132015-05-12 18:19:47 -07004config SOC_INTEL_SKYLAKE
5 bool
Arthur Heymans4c7979a2019-06-17 14:30:10 +02006 select SOC_INTEL_COMMON_SKYLAKE_BASE
Lee Leahyb0005132015-05-12 18:19:47 -07007 help
8 Intel Skylake support
9
Rizwan Qureshi0700dca2017-02-09 15:57:45 +053010config SOC_INTEL_KABYLAKE
11 bool
Arthur Heymans4c7979a2019-06-17 14:30:10 +020012 select SOC_INTEL_COMMON_SKYLAKE_BASE
Rizwan Qureshi0700dca2017-02-09 15:57:45 +053013 help
14 Intel Kabylake support
15
Arthur Heymans4c7979a2019-06-17 14:30:10 +020016if SOC_INTEL_COMMON_SKYLAKE_BASE
Lee Leahyb0005132015-05-12 18:19:47 -070017
18config CPU_SPECIFIC_OPTIONS
19 def_bool y
Aaron Durbine0a49142016-07-13 23:20:51 -050020 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Vadim Bendebury5542bb62018-02-05 19:59:09 -080021 select ACPI_NHLT
Lee Leahyb0005132015-05-12 18:19:47 -070022 select ARCH_BOOTBLOCK_X86_32
Lee Leahyb0005132015-05-12 18:19:47 -070023 select ARCH_RAMSTAGE_X86_32
Lee Leahy1d14b3e2015-05-12 18:23:27 -070024 select ARCH_ROMSTAGE_X86_32
25 select ARCH_VERSTAGE_X86_32
Aaron Durbine4cc8cd2016-08-11 23:55:39 -050026 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Aaron Durbine8e118d2016-08-12 15:00:10 -050027 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahyb0005132015-05-12 18:19:47 -070028 select CACHE_MRC_SETTINGS
Duncan Laurie135c2c42016-10-17 19:47:51 -070029 select COMMON_FADT
Nico Huber6275e342018-11-21 00:11:35 +010030 select CPU_INTEL_COMMON
Lee Leahyb0005132015-05-12 18:19:47 -070031 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhner7bdedcd2019-09-01 16:49:09 +020032 select CPU_INTEL_COMMON_HYPERTHREADING
Michael Niewöhner0f91f792019-10-05 19:47:47 +020033 select FSP_M_XIP
Aaron Durbinffdf9012015-07-24 13:00:36 -050034 select GENERIC_GPIO_LIB
Vadim Bendebury5542bb62018-02-05 19:59:09 -080035 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010036 select HAVE_FSP_LOGO_SUPPORT
Stefan Tauneref8b9572018-09-06 00:34:28 +020037 select INTEL_DESCRIPTOR_MODE_CAPABLE
Lee Leahyb0005132015-05-12 18:19:47 -070038 select HAVE_SMI_HANDLER
Nico Huber2f1ef982018-11-07 16:24:50 +010039 select INTEL_CAR_NEM_ENHANCED
Patrick Rudolphc7edf182017-09-26 19:34:35 +020040 select INTEL_GMA_ACPI
Michael Niewöhner0f91f792019-10-05 19:47:47 +020041 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Johanna Schander8a6e0362019-12-08 15:54:09 +010042 select HAVE_INTEL_FSP_REPO
Lee Leahyb0005132015-05-12 18:19:47 -070043 select IOAPIC
Duncan Laurie205ed2d2016-06-02 15:23:42 -070044 select MRC_SETTINGS_PROTECT
Lee Leahyb0005132015-05-12 18:19:47 -070045 select PARALLEL_MP
Furquan Shaikha5853582017-05-06 12:40:15 -070046 select PARALLEL_MP_AP_WORK
Michael Niewöhner0f91f792019-10-05 19:47:47 +020047 select PLATFORM_USES_FSP2_0
Lee Leahy1d14b3e2015-05-12 18:23:27 -070048 select REG_SCRIPT
Subrata Banik46a71782017-06-02 18:52:24 +053049 select SA_ENABLE_DPR
Vadim Bendebury5542bb62018-02-05 19:59:09 -080050 select SMP
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020051 select PMC_GLOBAL_RESET_ENABLE_LOCK
Lee Leahy1d14b3e2015-05-12 18:23:27 -070052 select SOC_INTEL_COMMON
Duncan Lauriea1c8b34d2015-09-08 16:12:44 -070053 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Subrata Banike074d622017-02-16 16:16:37 +053054 select SOC_INTEL_COMMON_BLOCK
Nico Huber2f1ef982018-11-07 16:24:50 +010055 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053056 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Barnali Sarkar0a203d12017-05-04 18:02:17 +053057 select SOC_INTEL_COMMON_BLOCK_CPU
Barnali Sarkar73273862017-06-13 20:22:33 +053058 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Furquan Shaikh2c368892018-10-18 16:22:37 -070059 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Hannah Williams1760cd32017-04-06 20:54:11 -070060 select SOC_INTEL_COMMON_BLOCK_GPIO_LEGACY_MACROS
Vadim Bendebury5542bb62018-02-05 19:59:09 -080061 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
Furquan Shaikh05a6f292017-03-31 14:02:47 -070062 select SOC_INTEL_COMMON_BLOCK_GSPI
Furquan Shaikh31bff012018-09-29 23:31:04 -070063 select SOC_INTEL_COMMON_BLOCK_HDA
Subrata Banik93ebe492017-03-14 18:24:47 +053064 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070065 select SOC_INTEL_COMMON_BLOCK_SCS
Pratik Prajapatia04aa3d2017-06-12 23:02:36 -070066 select SOC_INTEL_COMMON_BLOCK_SGX
Michael Niewöhnerc169a472019-10-31 19:01:23 +010067 select SOC_INTEL_COMMON_BLOCK_SGX_LOCK_MEMORY
Subrata Banikece173c2017-12-14 18:18:34 +053068 select SOC_INTEL_COMMON_BLOCK_SMM
69 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +053070 select SOC_INTEL_COMMON_BLOCK_THERMAL
Subrata Banikafa07f72018-05-24 12:21:06 +053071 select SOC_INTEL_COMMON_BLOCK_UART
Karthikeyan Ramasubramaniancc7cdb12019-03-20 11:38:01 -060072 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banikf513ceb2018-05-17 15:57:43 +053073 select SOC_INTEL_COMMON_PCH_BASE
Aaron Durbinc14a1a92016-06-28 15:41:07 -050074 select SOC_INTEL_COMMON_NHLT
Lee Leahy1d14b3e2015-05-12 18:23:27 -070075 select SOC_INTEL_COMMON_RESET
Lee Leahyb0005132015-05-12 18:19:47 -070076 select SSE2
77 select SUPPORT_CPU_UCODE_IN_CBFS
Aamir Bohra842776e2017-05-25 14:12:01 +053078 select TSC_MONOTONIC_TIMER
Lee Leahyb0005132015-05-12 18:19:47 -070079 select TSC_SYNC_MFENCE
80 select UDELAY_TSC
Michael Niewöhner0f91f792019-10-05 19:47:47 +020081 select UDK_2015_BINDING
Lee Leahyb0005132015-05-12 18:19:47 -070082
Patrick Rudolph203061c2019-09-02 09:35:21 +020083config FSP_HYPERTHREADING
84 bool "Enable Hyper-Threading"
Patrick Rudolph203061c2019-09-02 09:35:21 +020085 default y
86
Arthur Heymans27d3f712018-01-05 17:51:46 +010087config CPU_INTEL_NUM_FIT_ENTRIES
88 int
89 default 10
90
Furquan Shaikh610a33a2016-07-22 16:17:53 -070091config CHROMEOS
92 select CHROMEOS_RAMOOPS_DYNAMIC
Julius Werner58c39382017-02-13 17:53:29 -080093
94config VBOOT
Julius Werner58c39382017-02-13 17:53:29 -080095 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +080096 select VBOOT_MUST_REQUEST_DISPLAY
Aaron Durbina6914d22016-08-24 08:49:29 -050097 select VBOOT_STARTS_IN_BOOTBLOCK
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -070098 select VBOOT_VBNV_CMOS
99 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Furquan Shaikh610a33a2016-07-22 16:17:53 -0700100
Martin Roth59ff3402016-02-09 09:06:46 -0700101config CBFS_SIZE
102 hex
103 default 0x200000
104
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700105config DCACHE_RAM_BASE
Arthur Heymans432ac612017-06-13 14:17:05 +0200106 hex
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700107 default 0xfef00000
108
109config DCACHE_RAM_SIZE
Arthur Heymans432ac612017-06-13 14:17:05 +0200110 hex
Rizwan Qureshi3ad63562016-08-14 15:48:33 +0530111 default 0x40000
Lee Leahyb0005132015-05-12 18:19:47 -0700112 help
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700113 The size of the cache-as-ram region required during bootblock
114 and/or romstage.
Lee Leahyb0005132015-05-12 18:19:47 -0700115
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530116config DCACHE_BSP_STACK_SIZE
117 hex
118 default 0x4000
119 help
120 The amount of anticipated stack usage in CAR by bootblock and
121 other stages.
122
123config C_ENV_BOOTBLOCK_SIZE
124 hex
Furquan Shaikh70385962016-08-24 10:28:30 -0700125 default 0xC000
Subrata Banik68d5d8b2016-07-18 14:13:52 +0530126
Subrata Banik086730b2015-12-02 11:42:04 +0530127config EXCLUDE_NATIVE_SD_INTERFACE
128 bool
129 default n
130 help
131 If you set this option to n, will not use native SD controller.
132
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700133config HEAP_SIZE
134 hex
135 default 0x80000
136
137config IED_REGION_SIZE
138 hex
139 default 0x400000
140
Subrata Banike7ceae72017-03-08 17:59:40 +0530141config PCR_BASE_ADDRESS
142 hex
143 default 0xfd000000
144 help
145 This option allows you to select MMIO Base Address of sideband bus.
146
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700147config SMM_RESERVED_SIZE
148 hex
149 default 0x200000
150
151config SMM_TSEG_SIZE
152 hex
153 default 0x800000
154
Lee Leahy1d14b3e2015-05-12 18:23:27 -0700155config VGA_BIOS_ID
156 string
157 default "8086,0406"
Lee Leahyb0005132015-05-12 18:19:47 -0700158
Teo Boon Tiong2fc06c82016-09-15 11:11:45 +0800159config SKYLAKE_SOC_PCH_H
160 bool
161 default n
162 help
163 Choose this option if you have a PCH-H chipset.
164
Aaron Durbined8a7232015-11-24 12:35:06 -0600165config NHLT_DMIC_2CH
166 bool
167 default n
168 help
169 Include DSP firmware settings for 2 channel DMIC array.
170
171config NHLT_DMIC_4CH
172 bool
173 default n
174 help
175 Include DSP firmware settings for 4 channel DMIC array.
176
177config NHLT_NAU88L25
178 bool
179 default n
180 help
181 Include DSP firmware settings for nau88l25 headset codec.
182
183config NHLT_MAX98357
184 bool
185 default n
186 help
187 Include DSP firmware settings for max98357 amplifier.
188
Duncan Lauriee6c8a382018-03-26 02:45:02 -0700189config NHLT_MAX98373
190 bool
191 default n
192 help
193 Include DSP firmware settings for max98373 amplifier.
194
Aaron Durbined8a7232015-11-24 12:35:06 -0600195config NHLT_SSM4567
196 bool
197 default n
198 help
199 Include DSP firmware settings for ssm4567 smart amplifier.
200
Duncan Laurie4a75a662017-03-02 10:13:51 -0800201config NHLT_RT5514
202 bool
203 default n
204 help
205 Include DSP firmware settings for rt5514 DSP.
206
Rizwan Qureshi17335fa2017-01-14 06:08:21 +0530207config NHLT_RT5663
208 bool
209 default n
210 help
211 Include DSP firmware settings for rt5663 headset codec.
212
213config NHLT_MAX98927
214 bool
215 default n
216 help
217 Include DSP firmware settings for max98927 amplifier.
218
Naveen Manohar83670c52017-11-04 02:55:09 +0530219config NHLT_DA7219
220 bool
221 default n
222 help
223 Include DSP firmware settings for DA7219 headset codec.
224
Patrick Georgi6539e102018-09-13 11:48:43 -0400225config FSP_HEADER_PATH
Patrick Georgi6539e102018-09-13 11:48:43 -0400226 # Use KabylakeFsp for both Skylake and Kabylake as it supports both.
227 # SkylakeFsp is FSP 1.1 and therefore incompatible.
Michael Niewöhner0f91f792019-10-05 19:47:47 +0200228 default "3rdparty/fsp/KabylakeFspBinPkg/Include/"
Patrick Georgi6539e102018-09-13 11:48:43 -0400229
230config FSP_FD_PATH
Michael Niewöhner0f91f792019-10-05 19:47:47 +0200231 default "3rdparty/fsp/KabylakeFspBinPkg/Fsp.fd"
Patrick Georgi6539e102018-09-13 11:48:43 -0400232
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530233config MAX_ROOT_PORTS
234 int
Michael Niewöhner0f91f792019-10-05 19:47:47 +0200235 default 24
Rizwan Qureshid8bb69a2016-11-08 21:01:09 +0530236
Jenny TC2864f852017-02-09 16:01:59 +0530237config NO_FADT_8042
238 bool
239 default n
240 help
241 Choose this option if you want to disable 8042 Keyboard
242
Aaron Durbin551e4be2018-04-10 09:24:54 -0600243config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Furquan Shaikh340908a2017-04-04 11:47:19 -0700244 int
245 default 120
246
Chris Chingb8dc63b2017-12-06 14:26:15 -0700247config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
248 int
Aaron Durbin551e4be2018-04-10 09:24:54 -0600249 default SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Chris Chingb8dc63b2017-12-06 14:26:15 -0700250
Furquan Shaikh05a6f292017-03-31 14:02:47 -0700251config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
252 int
253 default 2
254
Subrata Banikc4986eb2018-05-09 14:55:09 +0530255config SOC_INTEL_I2C_DEV_MAX
256 int
257 default 6
258
Aamir Bohra1041d392017-06-02 11:56:14 +0530259config CPU_BCLK_MHZ
260 int
261 default 100
262
Nico Huber99954182019-05-29 23:33:06 +0200263config CONSOLE_UART_BASE_ADDRESS
264 hex
265 default 0xfe030000
266 depends on INTEL_LPSS_UART_FOR_CONSOLE
267
Furquan Shaikh3406dd62017-08-04 15:58:26 -0700268# Clock divider parameters for 115200 baud rate
269config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
270 hex
271 default 0x30
272
273config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
274 hex
275 default 0xc35
276
Furquan Shaikha3ad9902018-03-21 10:45:08 -0700277config IFD_CHIPSET
278 string
279 default "sklkbl"
280
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200281config INTEL_TXT_BIOSACM_ALIGNMENT
282 hex
283 default 0x40000 # 256KB
284
Wim Vervoorn2ab4f4b2019-10-23 10:22:06 +0200285config MAINBOARD_SUPPORTS_SKYLAKE_CPU
286 bool "Board can contain Skylake CPU"
287 default y
288
289if SKYLAKE_SOC_PCH_H
290
291config MAINBOARD_SUPPORTS_KABYLAKE_CPU
292 bool "Board can contain Kaby Lake CPU"
293 default y if SOC_INTEL_KABYLAKE
294
295endif
296
297if !SKYLAKE_SOC_PCH_H
298
299config MAINBOARD_SUPPORTS_KABYLAKE_DUAL
300 bool "Board can contain Kaby Lake DUAL core"
301 default y
302
303config MAINBOARD_SUPPORTS_KABYLAKE_QUAD
304 bool "Board can contain Kaby Lake QUAD core"
305 default y
306
307endif
308
Lee Leahyb0005132015-05-12 18:19:47 -0700309endif