blob: b7ddd578d602639cf835102dcd9f168c7ad75483 [file] [log] [blame]
Marc Jones24484842017-05-04 21:17:45 -06001/*
2 * This file is part of the coreboot project.
3 *
Richard Spiegel376dc822017-12-01 08:24:26 -07004 * Copyright (C) 2010-2017 Advanced Micro Devices, Inc.
Marc Jones24484842017-05-04 21:17:45 -06005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <console/console.h>
17
18#include <arch/io.h>
Marshall Dawson8a906df2017-06-13 14:19:02 -060019#include <bootstate.h>
Marshall Dawsone9b862e2017-09-22 15:14:46 -060020#include <cpu/x86/smm.h>
Marc Jones24484842017-05-04 21:17:45 -060021#include <device/device.h>
22#include <device/pci.h>
23#include <device/pci_ids.h>
24#include <device/pci_ops.h>
25#include <cbmem.h>
Marshall Dawson70f051f2018-03-20 10:27:41 -060026#include <elog.h>
Richard Spiegel2bbc3dc2017-12-06 16:14:58 -070027#include <amdblocks/amd_pci_util.h>
Richard Spiegel71081072018-07-26 10:51:38 -070028#include <amdblocks/agesawrapper.h>
Marc Jonesdfeb1c42017-08-07 19:08:24 -060029#include <soc/southbridge.h>
Marc Jones24484842017-05-04 21:17:45 -060030#include <soc/smi.h>
Richard Spiegel376dc822017-12-01 08:24:26 -070031#include <soc/amd_pci_int_defs.h>
Richard Spiegelbec44f22017-11-24 07:41:29 -070032#include <delay.h>
33#include <soc/pci_devs.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070034#include <agesa_headers.h>
Richard Spiegeldbee8ae2018-05-09 17:34:04 -070035#include <soc/nvs.h>
Raul E Rangel6b0fc802018-08-02 15:56:34 -060036#include <reset.h>
Marshall Dawson2942db62017-12-14 10:00:27 -070037
Richard Spiegel0e0e93c2018-03-13 10:19:51 -070038/*
39 * Table of devices that need their AOAC registers enabled and waited
40 * upon (usually about .55 milliseconds). Instead of individual delays
41 * waiting for each device to become available, a single delay will be
Richard Spiegel6dfbb592018-03-15 15:45:44 -070042 * executed.
Richard Spiegel0e0e93c2018-03-13 10:19:51 -070043 */
44const static struct stoneyridge_aoac aoac_devs[] = {
45 { (FCH_AOAC_D3_CONTROL_UART0 + CONFIG_UART_FOR_CONSOLE * 2),
46 (FCH_AOAC_D3_STATE_UART0 + CONFIG_UART_FOR_CONSOLE * 2) },
47 { FCH_AOAC_D3_CONTROL_AMBA, FCH_AOAC_D3_STATE_AMBA },
48 { FCH_AOAC_D3_CONTROL_I2C0, FCH_AOAC_D3_STATE_I2C0 },
49 { FCH_AOAC_D3_CONTROL_I2C1, FCH_AOAC_D3_STATE_I2C1 },
50 { FCH_AOAC_D3_CONTROL_I2C2, FCH_AOAC_D3_STATE_I2C2 },
51 { FCH_AOAC_D3_CONTROL_I2C3, FCH_AOAC_D3_STATE_I2C3 }
52};
53
Marshall Dawson2942db62017-12-14 10:00:27 -070054static int is_sata_config(void)
55{
56 return !((CONFIG_STONEYRIDGE_SATA_MODE == SataNativeIde)
57 || (CONFIG_STONEYRIDGE_SATA_MODE == SataLegacyIde));
58}
59
Richard Spiegel7ea8e022018-01-16 14:40:10 -070060static inline int sb_sata_enable(void)
61{
62 /* True if IDE or AHCI. */
63 return (CONFIG_STONEYRIDGE_SATA_MODE == SataNativeIde) ||
64 (CONFIG_STONEYRIDGE_SATA_MODE == SataAhci);
65}
66
67static inline int sb_ide_enable(void)
68{
69 /* True if IDE or LEGACY IDE. */
70 return (CONFIG_STONEYRIDGE_SATA_MODE == SataNativeIde) ||
71 (CONFIG_STONEYRIDGE_SATA_MODE == SataLegacyIde);
72}
73
Marshall Dawson2942db62017-12-14 10:00:27 -070074void SetFchResetParams(FCH_RESET_INTERFACE *params)
75{
Richard Spiegelbb18b432018-08-03 10:37:28 -070076 const struct device *dev = dev_find_slot(0, SATA_DEVFN);
Marshall Dawson2942db62017-12-14 10:00:27 -070077 params->Xhci0Enable = IS_ENABLED(CONFIG_STONEYRIDGE_XHCI_ENABLE);
Richard Spiegelbb18b432018-08-03 10:37:28 -070078 if (dev && dev->enabled) {
79 params->SataEnable = sb_sata_enable();
80 params->IdeEnable = sb_ide_enable();
81 } else {
82 params->SataEnable = FALSE;
83 params->IdeEnable = FALSE;
84 }
Marshall Dawson2942db62017-12-14 10:00:27 -070085}
86
87void SetFchEnvParams(FCH_INTERFACE *params)
88{
Richard Spiegelbb18b432018-08-03 10:37:28 -070089 const struct device *dev = dev_find_slot(0, SATA_DEVFN);
Marshall Dawson2942db62017-12-14 10:00:27 -070090 params->AzaliaController = AzEnable;
91 params->SataClass = CONFIG_STONEYRIDGE_SATA_MODE;
Richard Spiegelbb18b432018-08-03 10:37:28 -070092 if (dev && dev->enabled) {
93 params->SataEnable = is_sata_config();
94 params->IdeEnable = !params->SataEnable;
95 params->SataIdeMode = (CONFIG_STONEYRIDGE_SATA_MODE ==
96 SataLegacyIde);
97 } else {
98 params->SataEnable = FALSE;
99 params->IdeEnable = FALSE;
100 params->SataIdeMode = FALSE;
101 }
Marshall Dawson2942db62017-12-14 10:00:27 -0700102}
103
104void SetFchMidParams(FCH_INTERFACE *params)
105{
106 SetFchEnvParams(params);
107}
Marc Jones24484842017-05-04 21:17:45 -0600108
Richard Spiegel376dc822017-12-01 08:24:26 -0700109/*
110 * Table of APIC register index and associated IRQ name. Using IDX_XXX_NAME
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +0100111 * provides a visible association with the index, therefore helping
Richard Spiegel376dc822017-12-01 08:24:26 -0700112 * maintainability of table. If a new index/name is defined in
113 * amd_pci_int_defs.h, just add the pair at the end of this table.
114 * Order is not important.
115 */
116const static struct irq_idx_name irq_association[] = {
Richard Spiegele89d4442017-12-08 07:52:42 -0700117 { PIRQ_A, "INTA#" },
118 { PIRQ_B, "INTB#" },
119 { PIRQ_C, "INTC#" },
120 { PIRQ_D, "INTD#" },
121 { PIRQ_E, "INTE#" },
122 { PIRQ_F, "INTF#" },
123 { PIRQ_G, "INTG#" },
124 { PIRQ_H, "INTH#" },
125 { PIRQ_MISC, "Misc" },
126 { PIRQ_MISC0, "Misc0" },
127 { PIRQ_MISC1, "Misc1" },
128 { PIRQ_MISC2, "Misc2" },
Richard Spiegel376dc822017-12-01 08:24:26 -0700129 { PIRQ_SIRQA, "Ser IRQ INTA" },
130 { PIRQ_SIRQB, "Ser IRQ INTB" },
131 { PIRQ_SIRQC, "Ser IRQ INTC" },
132 { PIRQ_SIRQD, "Ser IRQ INTD" },
Richard Spiegele89d4442017-12-08 07:52:42 -0700133 { PIRQ_SCI, "SCI" },
134 { PIRQ_SMBUS, "SMBUS" },
135 { PIRQ_ASF, "ASF" },
136 { PIRQ_HDA, "HDA" },
137 { PIRQ_FC, "FC" },
138 { PIRQ_PMON, "PerMon" },
139 { PIRQ_SD, "SD" },
140 { PIRQ_SDIO, "SDIOt" },
Richard Spiegele89d4442017-12-08 07:52:42 -0700141 { PIRQ_EHCI, "EHCI" },
142 { PIRQ_XHCI, "XHCI" },
143 { PIRQ_SATA, "SATA" },
144 { PIRQ_GPIO, "GPIO" },
145 { PIRQ_I2C0, "I2C0" },
146 { PIRQ_I2C1, "I2C1" },
147 { PIRQ_I2C2, "I2C2" },
148 { PIRQ_I2C3, "I2C3" },
149 { PIRQ_UART0, "UART0" },
150 { PIRQ_UART1, "UART1" },
Richard Spiegel376dc822017-12-01 08:24:26 -0700151};
152
Richard Spiegelebf3aa82017-11-24 07:47:42 -0700153/*
154 * Structure to simplify code obtaining the total of used wide IO
155 * registers and the size assigned to each.
156 */
157static struct wide_io_ioport_and_bits {
158 uint32_t enable;
159 uint16_t port;
160 uint8_t alt;
161} wio_io_en[TOTAL_WIDEIO_PORTS] = {
162 {
163 LPC_WIDEIO0_ENABLE,
164 LPC_WIDEIO_GENERIC_PORT,
165 LPC_ALT_WIDEIO0_ENABLE
166 },
167 {
168 LPC_WIDEIO1_ENABLE,
169 LPC_WIDEIO1_GENERIC_PORT,
170 LPC_ALT_WIDEIO1_ENABLE
171 },
172 {
173 LPC_WIDEIO2_ENABLE,
174 LPC_WIDEIO2_GENERIC_PORT,
175 LPC_ALT_WIDEIO2_ENABLE
176 }
177};
178
Richard Spiegel376dc822017-12-01 08:24:26 -0700179const struct irq_idx_name *sb_get_apic_reg_association(size_t *size)
180{
181 *size = ARRAY_SIZE(irq_association);
182 return irq_association;
183}
184
Richard Spiegelebf3aa82017-11-24 07:47:42 -0700185/**
186 * @brief Find the size of a particular wide IO
187 *
188 * @param index = index of desired wide IO
189 *
190 * @return size of desired wide IO
191 */
192uint16_t sb_wideio_size(int index)
193{
194 uint32_t enable_register;
195 uint16_t size = 0;
196 uint8_t alternate_register;
197
198 if (index >= TOTAL_WIDEIO_PORTS)
199 return size;
200 enable_register = pci_read_config32(SOC_LPC_DEV,
201 LPC_IO_OR_MEM_DECODE_ENABLE);
202 alternate_register = pci_read_config8(SOC_LPC_DEV,
203 LPC_ALT_WIDEIO_RANGE_ENABLE);
204 if (enable_register & wio_io_en[index].enable)
205 size = (alternate_register & wio_io_en[index].alt) ?
206 16 : 512;
207 return size;
208}
209
210/**
211 * @brief Identify if any LPC wide IO is covering the IO range
212 *
213 * @param start = start of IO range
214 * @param size = size of IO range
215 *
216 * @return Index of wide IO covering the range or error
217 */
218int sb_find_wideio_range(uint16_t start, uint16_t size)
219{
220 uint32_t enable_register;
221 int i, index = WIDEIO_RANGE_ERROR;
222 uint16_t end, current_size, start_wideio, end_wideio;
223
224 end = start + size;
225 enable_register = pci_read_config32(SOC_LPC_DEV,
226 LPC_IO_OR_MEM_DECODE_ENABLE);
227 for (i = 0; i < TOTAL_WIDEIO_PORTS; i++) {
228 current_size = sb_wideio_size(i);
229 if (current_size == 0)
230 continue;
231 start_wideio = pci_read_config16(SOC_LPC_DEV,
232 wio_io_en[i].port);
233 end_wideio = start_wideio + current_size;
234 if ((start >= start_wideio) && (end <= end_wideio)) {
235 index = i;
236 break;
237 }
238 }
239 return index;
240}
241
242/**
243 * @brief Program a LPC wide IO to support an IO range
244 *
245 * @param start = start of range to be routed through wide IO
246 * @param size = size of range to be routed through wide IO
247 *
248 * @return Index of wide IO register used or error
249 */
250int sb_set_wideio_range(uint16_t start, uint16_t size)
251{
252 int i, index = WIDEIO_RANGE_ERROR;
253 uint32_t enable_register;
254 uint8_t alternate_register;
255
256 enable_register = pci_read_config32(SOC_LPC_DEV,
257 LPC_IO_OR_MEM_DECODE_ENABLE);
258 alternate_register = pci_read_config8(SOC_LPC_DEV,
259 LPC_ALT_WIDEIO_RANGE_ENABLE);
260 for (i = 0; i < TOTAL_WIDEIO_PORTS; i++) {
261 if (enable_register & wio_io_en[i].enable)
262 continue;
263 index = i;
264 pci_write_config16(SOC_LPC_DEV, wio_io_en[i].port, start);
265 enable_register |= wio_io_en[i].enable;
266 pci_write_config32(SOC_LPC_DEV, LPC_IO_OR_MEM_DECODE_ENABLE,
267 enable_register);
268 if (size <= 16)
269 alternate_register |= wio_io_en[i].alt;
270 else
271 alternate_register &= ~wio_io_en[i].alt;
272 pci_write_config8(SOC_LPC_DEV,
273 LPC_ALT_WIDEIO_RANGE_ENABLE,
274 alternate_register);
275 break;
276 }
277 return index;
278}
279
Garrett Kirkendalla0ff6fc2018-03-06 09:23:47 -0600280static void power_on_aoac_device(int aoac_device_control_register)
Richard Spiegelbec44f22017-11-24 07:41:29 -0700281{
Garrett Kirkendalla0ff6fc2018-03-06 09:23:47 -0600282 uint8_t byte;
283 uint8_t *register_pointer = (uint8_t *)(uintptr_t)AOAC_MMIO_BASE
284 + aoac_device_control_register;
Richard Spiegelbec44f22017-11-24 07:41:29 -0700285
286 /* Power on the UART and AMBA devices */
Garrett Kirkendalla0ff6fc2018-03-06 09:23:47 -0600287 byte = read8(register_pointer);
288 byte |= FCH_AOAC_PWR_ON_DEV;
289 write8(register_pointer, byte);
290}
Richard Spiegelbec44f22017-11-24 07:41:29 -0700291
Garrett Kirkendalla0ff6fc2018-03-06 09:23:47 -0600292static bool is_aoac_device_enabled(int aoac_device_status_register)
293{
294 uint8_t byte;
295 byte = read8((uint8_t *)(uintptr_t)AOAC_MMIO_BASE
296 + aoac_device_status_register);
297 byte &= (FCH_AOAC_PWR_RST_STATE | FCH_AOAC_RST_CLK_OK_STATE);
298 if (byte == (FCH_AOAC_PWR_RST_STATE | FCH_AOAC_RST_CLK_OK_STATE))
299 return true;
300 else
301 return false;
302}
303
Richard Spiegel0e0e93c2018-03-13 10:19:51 -0700304void enable_aoac_devices(void)
Garrett Kirkendalla0ff6fc2018-03-06 09:23:47 -0600305{
306 bool status;
Richard Spiegel0e0e93c2018-03-13 10:19:51 -0700307 int i;
Garrett Kirkendalla0ff6fc2018-03-06 09:23:47 -0600308
Richard Spiegel0e0e93c2018-03-13 10:19:51 -0700309 for (i = 0; i < ARRAY_SIZE(aoac_devs); i++)
310 power_on_aoac_device(aoac_devs[i].enable);
Richard Spiegelbec44f22017-11-24 07:41:29 -0700311
Richard Spiegel0e0e93c2018-03-13 10:19:51 -0700312 /* Wait for AOAC devices to indicate power and clock OK */
313 do {
314 udelay(100);
315 status = true;
316 for (i = 0; i < ARRAY_SIZE(aoac_devs); i++)
317 status &= is_aoac_device_enabled(aoac_devs[i].status);
318 } while (!status);
319}
320
Richard Spiegelbec44f22017-11-24 07:41:29 -0700321void sb_pci_port80(void)
322{
323 u8 byte;
324
325 byte = pci_read_config8(SOC_LPC_DEV, LPC_IO_OR_MEM_DEC_EN_HIGH);
326 byte &= ~DECODE_IO_PORT_ENABLE4_H; /* disable lpc port 80 */
327 pci_write_config8(SOC_LPC_DEV, LPC_IO_OR_MEM_DEC_EN_HIGH, byte);
328}
329
330void sb_lpc_port80(void)
331{
332 u8 byte;
333
334 /* Enable LPC controller */
335 outb(PM_LPC_GATING, PM_INDEX);
336 byte = inb(PM_DATA);
337 byte |= PM_LPC_ENABLE;
338 outb(PM_LPC_GATING, PM_INDEX);
339 outb(byte, PM_DATA);
340
341 /* Enable port 80 LPC decode in pci function 3 configuration space. */
342 byte = pci_read_config8(SOC_LPC_DEV, LPC_IO_OR_MEM_DEC_EN_HIGH);
343 byte |= DECODE_IO_PORT_ENABLE4_H; /* enable port 80 */
344 pci_write_config8(SOC_LPC_DEV, LPC_IO_OR_MEM_DEC_EN_HIGH, byte);
345}
346
347void sb_lpc_decode(void)
348{
349 u32 tmp = 0;
350
351 /* Enable I/O decode to LPC bus */
352 tmp = DECODE_ENABLE_PARALLEL_PORT0 | DECODE_ENABLE_PARALLEL_PORT2
353 | DECODE_ENABLE_PARALLEL_PORT4 | DECODE_ENABLE_SERIAL_PORT0
354 | DECODE_ENABLE_SERIAL_PORT1 | DECODE_ENABLE_SERIAL_PORT2
355 | DECODE_ENABLE_SERIAL_PORT3 | DECODE_ENABLE_SERIAL_PORT4
356 | DECODE_ENABLE_SERIAL_PORT5 | DECODE_ENABLE_SERIAL_PORT6
357 | DECODE_ENABLE_SERIAL_PORT7 | DECODE_ENABLE_AUDIO_PORT0
358 | DECODE_ENABLE_AUDIO_PORT1 | DECODE_ENABLE_AUDIO_PORT2
359 | DECODE_ENABLE_AUDIO_PORT3 | DECODE_ENABLE_MSS_PORT2
360 | DECODE_ENABLE_MSS_PORT3 | DECODE_ENABLE_FDC_PORT0
361 | DECODE_ENABLE_FDC_PORT1 | DECODE_ENABLE_GAME_PORT
362 | DECODE_ENABLE_KBC_PORT | DECODE_ENABLE_ACPIUC_PORT
363 | DECODE_ENABLE_ADLIB_PORT;
364
365 pci_write_config32(SOC_LPC_DEV, LPC_IO_PORT_DECODE_ENABLE, tmp);
366}
367
Garrett Kirkendall9858bd22018-03-07 15:38:14 -0600368void sb_acpi_mmio_decode(void)
369{
370 uint8_t byte;
371
372 /* Enable ACPI MMIO range 0xfed80000 - 0xfed81fff */
373 outb(PM_ISA_CONTROL, PM_INDEX);
374 byte = inb(PM_DATA);
375 byte |= MMIO_EN;
376 outb(PM_ISA_CONTROL, PM_INDEX);
377 outb(byte, PM_DATA);
378}
379
Raul E Rangel5b058232018-06-28 16:31:45 -0600380static void sb_enable_cf9_io(void)
381{
382 uint32_t reg = pm_read32(PM_DECODE_EN);
383
384 pm_write32(PM_DECODE_EN, reg | CF9_IO_EN);
385}
386
Raul E Rangel9abc3fe2018-06-28 16:31:45 -0600387static void sb_enable_legacy_io(void)
388{
389 uint32_t reg = pm_read32(PM_DECODE_EN);
390
391 pm_write32(PM_DECODE_EN, reg | LEGACY_IO_EN);
392}
393
Richard Spiegelbec44f22017-11-24 07:41:29 -0700394void sb_clk_output_48Mhz(void)
395{
396 u32 ctrl;
Garrett Kirkendalld2558302018-03-06 09:05:20 -0600397 u32 *misc_clk_cntl_1_ptr = (u32 *)(uintptr_t)(MISC_MMIO_BASE
398 + MISC_MISC_CLK_CNTL_1);
Richard Spiegelbec44f22017-11-24 07:41:29 -0700399
400 /*
401 * Enable the X14M_25M_48M_OSC pin and leaving it at it's default so
402 * 48Mhz will be on ball AP13 (FT3b package)
403 */
Garrett Kirkendalld2558302018-03-06 09:05:20 -0600404 ctrl = read32(misc_clk_cntl_1_ptr);
Richard Spiegelbec44f22017-11-24 07:41:29 -0700405
406 /* clear the OSCOUT1_ClkOutputEnb to enable the 48 Mhz clock */
Garrett Kirkendalld2558302018-03-06 09:05:20 -0600407 ctrl &= ~OSCOUT1_CLK_OUTPUT_ENB;
408 write32(misc_clk_cntl_1_ptr, ctrl);
Richard Spiegelbec44f22017-11-24 07:41:29 -0700409}
410
411static uintptr_t sb_spibase(void)
412{
413 u32 base, enables;
414
415 /* Make sure the base address is predictable */
416 base = pci_read_config32(SOC_LPC_DEV, SPIROM_BASE_ADDRESS_REGISTER);
417 enables = base & 0xf;
418 base &= ~0x3f;
419
420 if (!base) {
421 base = SPI_BASE_ADDRESS;
422 pci_write_config32(SOC_LPC_DEV, SPIROM_BASE_ADDRESS_REGISTER,
423 base | enables | SPI_ROM_ENABLE);
424 /* PCI_COMMAND_MEMORY is read-only and enabled. */
425 }
426 return (uintptr_t)base;
427}
428
429void sb_set_spi100(u16 norm, u16 fast, u16 alt, u16 tpm)
430{
431 uintptr_t base = sb_spibase();
432 write16((void *)base + SPI100_SPEED_CONFIG,
433 (norm << SPI_NORM_SPEED_NEW_SH) |
434 (fast << SPI_FAST_SPEED_NEW_SH) |
435 (alt << SPI_ALT_SPEED_NEW_SH) |
436 (tpm << SPI_TPM_SPEED_NEW_SH));
437 write16((void *)base + SPI100_ENABLE, SPI_USE_SPI100);
438}
439
440void sb_disable_4dw_burst(void)
441{
442 uintptr_t base = sb_spibase();
443 write16((void *)base + SPI100_HOST_PREF_CONFIG,
444 read16((void *)base + SPI100_HOST_PREF_CONFIG)
445 & ~SPI_RD4DW_EN_HOST);
446}
447
Richard Spiegelbec44f22017-11-24 07:41:29 -0700448void sb_read_mode(u32 mode)
449{
450 uintptr_t base = sb_spibase();
451 write32((void *)base + SPI_CNTRL0,
452 (read32((void *)base + SPI_CNTRL0)
453 & ~SPI_READ_MODE_MASK) | mode);
454}
455
Garrett Kirkendall65753062018-03-07 16:12:11 -0600456/*
457 * Enable FCH to decode TPM associated Memory and IO regions
458 *
459 * Enable decoding of TPM cycles defined in TPM 1.2 spec
460 * Enable decoding of legacy TPM addresses: IO addresses 0x7f-
461 * 0x7e and 0xef-0xee.
462 * This function should be called if TPM is connected in any way to the FCH and
463 * conforms to the regions decoded.
464 * Absent any other routing configuration the TPM cycles will be claimed by the
465 * LPC bus
466 */
467void sb_tpm_decode(void)
468{
469 u32 value;
470
471 value = pci_read_config32(SOC_LPC_DEV, LPC_TRUSTED_PLATFORM_MODULE);
472 value |= TPM_12_EN | TPM_LEGACY_EN;
473 pci_write_config32(SOC_LPC_DEV, LPC_TRUSTED_PLATFORM_MODULE, value);
474}
475
476/*
477 * Enable FCH to decode TPM associated Memory and IO regions to SPI
478 *
479 * This should be used if TPM is connected to SPI bus.
480 * Assumes SPI address space is already configured via a call to sb_spibase().
481 */
Richard Spiegelbec44f22017-11-24 07:41:29 -0700482void sb_tpm_decode_spi(void)
483{
Garrett Kirkendall65753062018-03-07 16:12:11 -0600484 /* Enable TPM decoding to FCH */
485 sb_tpm_decode();
486
487 /* Route TPM accesses to SPI */
Richard Spiegelbec44f22017-11-24 07:41:29 -0700488 u32 spibase = pci_read_config32(SOC_LPC_DEV,
489 SPIROM_BASE_ADDRESS_REGISTER);
490 pci_write_config32(SOC_LPC_DEV, SPIROM_BASE_ADDRESS_REGISTER, spibase
491 | ROUTE_TPM_2_SPI);
492}
493
494/*
495 * Enable 4MB (LPC) ROM access at 0xFFC00000 - 0xFFFFFFFF.
496 *
497 * Hardware should enable LPC ROM by pin straps. This function does not
498 * handle the theoretically possible PCI ROM, FWH, or SPI ROM configurations.
499 *
500 * The southbridge power-on default is to map 512K ROM space.
501 *
502 */
503void sb_enable_rom(void)
504{
505 u8 reg8;
506
507 /*
508 * Decode variable LPC ROM address ranges 1 and 2.
509 * Bits 3-4 are not defined in any publicly available datasheet
510 */
511 reg8 = pci_read_config8(SOC_LPC_DEV, LPC_IO_OR_MEM_DECODE_ENABLE);
512 reg8 |= (1 << 3) | (1 << 4);
513 pci_write_config8(SOC_LPC_DEV, LPC_IO_OR_MEM_DECODE_ENABLE, reg8);
514
515 /*
516 * LPC ROM address range 1:
517 * Enable LPC ROM range mirroring start at 0x000e(0000).
518 */
519 pci_write_config16(SOC_LPC_DEV, ROM_ADDRESS_RANGE1_START, 0x000e);
520
521 /* Enable LPC ROM range mirroring end at 0x000f(ffff). */
522 pci_write_config16(SOC_LPC_DEV, ROM_ADDRESS_RANGE1_END, 0x000f);
523
524 /*
525 * LPC ROM address range 2:
526 *
527 * Enable LPC ROM range start at:
528 * 0xfff8(0000): 512KB
529 * 0xfff0(0000): 1MB
530 * 0xffe0(0000): 2MB
531 * 0xffc0(0000): 4MB
532 */
533 pci_write_config16(SOC_LPC_DEV, ROM_ADDRESS_RANGE2_START, 0x10000
534 - (CONFIG_COREBOOT_ROMSIZE_KB >> 6));
535
536 /* Enable LPC ROM range end at 0xffff(ffff). */
537 pci_write_config16(SOC_LPC_DEV, ROM_ADDRESS_RANGE2_END, 0xffff);
538}
539
Marc Jonescfb16802018-04-20 16:27:41 -0600540static void sb_lpc_early_setup(void)
541{
542 uint32_t dword;
543
544 /* Enable SPI prefetch */
545 dword = pci_read_config32(SOC_LPC_DEV, LPC_ROM_DMA_EC_HOST_CONTROL);
546 dword |= SPI_FROM_HOST_PREFETCH_EN | SPI_FROM_USB_PREFETCH_EN;
547 pci_write_config32(SOC_LPC_DEV, LPC_ROM_DMA_EC_HOST_CONTROL, dword);
548
549 if (IS_ENABLED(CONFIG_STONEYRIDGE_LEGACY_FREE)) {
550 /* Decode SIOs at 2E/2F and 4E/4F */
551 dword = pci_read_config32(SOC_LPC_DEV,
552 LPC_IO_OR_MEM_DECODE_ENABLE);
553 dword |= DECODE_ALTERNATE_SIO_ENABLE | DECODE_SIO_ENABLE;
554 pci_write_config32(SOC_LPC_DEV,
555 LPC_IO_OR_MEM_DECODE_ENABLE, dword);
556 }
557}
558
Raul E Rangel79053412018-08-06 10:40:02 -0600559static void setup_spread_spectrum(int *reboot)
Raul E Rangel6b0fc802018-08-02 15:56:34 -0600560{
561 uint16_t rstcfg = pm_read16(PWR_RESET_CFG);
562
563 rstcfg &= ~TOGGLE_ALL_PWR_GOOD;
564 pm_write16(PWR_RESET_CFG, rstcfg);
565
566 uint32_t cntl1 = misc_read32(MISC_CLK_CNTL1);
567
568 if (cntl1 & CG1PLL_FBDIV_TEST) {
569 printk(BIOS_DEBUG, "Spread spectrum is ready\n");
570 misc_write32(MISC_CGPLL_CONFIG1,
571 misc_read32(MISC_CGPLL_CONFIG1) |
572 CG1PLL_SPREAD_SPECTRUM_ENABLE);
573
574 return;
575 }
576
577 printk(BIOS_DEBUG, "Setting up spread spectrum\n");
578
579 uint32_t cfg6 = misc_read32(MISC_CGPLL_CONFIG6);
580 cfg6 &= ~CG1PLL_LF_MODE_MASK;
Marshall Dawsonecce8472018-10-05 15:41:03 -0600581 cfg6 |= (0x0f8 << CG1PLL_LF_MODE_SHIFT) & CG1PLL_LF_MODE_MASK;
Raul E Rangel6b0fc802018-08-02 15:56:34 -0600582 misc_write32(MISC_CGPLL_CONFIG6, cfg6);
583
584 uint32_t cfg3 = misc_read32(MISC_CGPLL_CONFIG3);
585 cfg3 &= ~CG1PLL_REFDIV_MASK;
586 cfg3 |= (0x003 << CG1PLL_REFDIV_SHIFT) & CG1PLL_REFDIV_MASK;
587 cfg3 &= ~CG1PLL_FBDIV_MASK;
Marshall Dawsonecce8472018-10-05 15:41:03 -0600588 cfg3 |= (0x04b << CG1PLL_FBDIV_SHIFT) & CG1PLL_FBDIV_MASK;
Raul E Rangel6b0fc802018-08-02 15:56:34 -0600589 misc_write32(MISC_CGPLL_CONFIG3, cfg3);
590
591 uint32_t cfg5 = misc_read32(MISC_CGPLL_CONFIG5);
Marshall Dawsonedba21e2018-10-05 19:01:52 -0600592 cfg5 &= ~SS_AMOUNT_NFRAC_SLIP_MASK;
593 cfg5 |= (0x2 << SS_AMOUNT_NFRAC_SLIP_SHIFT) & SS_AMOUNT_NFRAC_SLIP_MASK;
Raul E Rangel6b0fc802018-08-02 15:56:34 -0600594 misc_write32(MISC_CGPLL_CONFIG5, cfg5);
595
596 uint32_t cfg4 = misc_read32(MISC_CGPLL_CONFIG4);
Marshall Dawsonedba21e2018-10-05 19:01:52 -0600597 cfg4 &= ~SS_AMOUNT_DSFRAC_MASK;
598 cfg4 |= (0xd000 << SS_AMOUNT_DSFRAC_SHIFT) & SS_AMOUNT_DSFRAC_MASK;
599 cfg4 &= ~SS_STEP_SIZE_DSFRAC_MASK;
600 cfg4 |= (0x02d5 << SS_STEP_SIZE_DSFRAC_SHIFT)
601 & SS_STEP_SIZE_DSFRAC_MASK;
Raul E Rangel6b0fc802018-08-02 15:56:34 -0600602 misc_write32(MISC_CGPLL_CONFIG4, cfg4);
603
604 rstcfg |= TOGGLE_ALL_PWR_GOOD;
605 pm_write16(PWR_RESET_CFG, rstcfg);
606
607 cntl1 |= CG1PLL_FBDIV_TEST;
608 misc_write32(MISC_CLK_CNTL1, cntl1);
609
Raul E Rangel79053412018-08-06 10:40:02 -0600610 *reboot = 1;
611}
612
613static void setup_misc(int *reboot)
614{
615 /* Undocumented register */
616 uint32_t reg = misc_read32(0x50);
617 if (!(reg & BIT(16))) {
618 reg |= BIT(16);
619
620 misc_write32(0x50, reg);
621 *reboot = 1;
622 }
Raul E Rangel6b0fc802018-08-02 15:56:34 -0600623}
624
Raul E Rangeld820f4b82018-08-13 10:39:03 -0600625/* Before console init */
Richard Spiegelbec44f22017-11-24 07:41:29 -0700626void bootblock_fch_early_init(void)
627{
Raul E Rangel79053412018-08-06 10:40:02 -0600628 int reboot = 0;
629
Richard Spiegelbec44f22017-11-24 07:41:29 -0700630 sb_enable_rom();
631 sb_lpc_port80();
632 sb_lpc_decode();
Marc Jonescfb16802018-04-20 16:27:41 -0600633 sb_lpc_early_setup();
Garrett Kirkendall64294eb2018-03-16 13:00:46 -0500634 sb_spibase();
Marc Jonescfb16802018-04-20 16:27:41 -0600635 sb_disable_4dw_burst(); /* Must be disabled on CZ(ST) */
Garrett Kirkendalle7513e0d2018-03-14 12:01:36 -0500636 sb_acpi_mmio_decode();
Raul E Rangel5b058232018-06-28 16:31:45 -0600637 sb_enable_cf9_io();
Raul E Rangel79053412018-08-06 10:40:02 -0600638 setup_spread_spectrum(&reboot);
639 setup_misc(&reboot);
640
641 if (reboot)
642 soft_reset();
643
Raul E Rangel9abc3fe2018-06-28 16:31:45 -0600644 sb_enable_legacy_io();
Richard Spiegel0e0e93c2018-03-13 10:19:51 -0700645 enable_aoac_devices();
Richard Spiegelbec44f22017-11-24 07:41:29 -0700646}
647
Edward Hillcc680342018-08-10 16:20:02 -0600648static void print_num_status_bits(int num_bits, uint32_t status,
649 const char *const bit_names[])
650{
651 int i;
652
653 if (!status)
654 return;
655
656 for (i = num_bits - 1; i >= 0; i--) {
657 if (status & (1 << i)) {
658 if (bit_names[i])
659 printk(BIOS_DEBUG, "%s ", bit_names[i]);
660 else
661 printk(BIOS_DEBUG, "BIT%d ", i);
662 }
663 }
664}
665
666static void sb_print_pmxc0_status(void)
667{
668 /* PMxC0 S5/Reset Status shows the source of previous reset. */
669 uint32_t pmxc0_status = pm_read32(PM_RST_STATUS);
670
Edward Hill917b4002018-10-02 14:17:19 -0600671 static const char *const pmxc0_status_bits[32] = {
Edward Hillcc680342018-08-10 16:20:02 -0600672 [0] = "ThermalTrip",
673 [1] = "FourSecondPwrBtn",
674 [2] = "Shutdown",
675 [3] = "ThermalTripFromTemp",
676 [4] = "RemotePowerDownFromASF",
677 [5] = "ShutDownFan0",
678 [16] = "UserRst",
679 [17] = "SoftPciRst",
680 [18] = "DoInit",
681 [19] = "DoReset",
682 [20] = "DoFullReset",
683 [21] = "SleepReset",
684 [22] = "KbReset",
685 [23] = "LtReset",
686 [24] = "FailBootRst",
687 [25] = "WatchdogIssueReset",
688 [26] = "RemoteResetFromASF",
689 [27] = "SyncFlood",
690 [28] = "HangReset",
691 [29] = "EcWatchdogRst",
Edward Hillcc680342018-08-10 16:20:02 -0600692 };
693
Edward Hill917b4002018-10-02 14:17:19 -0600694 printk(BIOS_DEBUG, "PMxC0 STATUS: 0x%x ", pmxc0_status);
Edward Hillcc680342018-08-10 16:20:02 -0600695 print_num_status_bits(ARRAY_SIZE(pmxc0_status_bits), pmxc0_status,
696 pmxc0_status_bits);
Edward Hill917b4002018-10-02 14:17:19 -0600697 printk(BIOS_DEBUG, "\n");
Edward Hillcc680342018-08-10 16:20:02 -0600698}
699
Raul E Rangeld820f4b82018-08-13 10:39:03 -0600700/* After console init */
Edward Hillcc680342018-08-10 16:20:02 -0600701void bootblock_fch_init(void)
702{
703 sb_print_pmxc0_status();
704}
Raul E Rangeld820f4b82018-08-13 10:39:03 -0600705
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600706void sb_enable(device_t dev)
Marc Jones24484842017-05-04 21:17:45 -0600707{
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600708 printk(BIOS_DEBUG, "%s\n", __func__);
Marc Jones24484842017-05-04 21:17:45 -0600709}
710
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600711static void sb_init_acpi_ports(void)
Marc Jones24484842017-05-04 21:17:45 -0600712{
Marshall Dawson91b80412017-09-27 16:44:40 -0600713 u32 reg;
714
Marc Jones24484842017-05-04 21:17:45 -0600715 /* We use some of these ports in SMM regardless of whether or not
716 * ACPI tables are generated. Enable these ports indiscriminately.
717 */
718
719 pm_write16(PM_EVT_BLK, ACPI_PM_EVT_BLK);
720 pm_write16(PM1_CNT_BLK, ACPI_PM1_CNT_BLK);
721 pm_write16(PM_TMR_BLK, ACPI_PM_TMR_BLK);
722 pm_write16(PM_GPE0_BLK, ACPI_GPE0_BLK);
723 /* CpuControl is in \_PR.CP00, 6 bytes */
724 pm_write16(PM_CPU_CTRL, ACPI_CPU_CONTROL);
725
726 if (IS_ENABLED(CONFIG_HAVE_SMI_HANDLER)) {
Marshall Dawsona05fdcb2017-09-27 15:01:37 -0600727 /* APMC - SMI Command Port */
Marshall Dawsone9b862e2017-09-22 15:14:46 -0600728 pm_write16(PM_ACPI_SMI_CMD, APM_CNT);
Marshall Dawsona05fdcb2017-09-27 15:01:37 -0600729 configure_smi(SMITYPE_SMI_CMD_PORT, SMI_MODE_SMI);
Marshall Dawson91b80412017-09-27 16:44:40 -0600730
731 /* SMI on SlpTyp requires sending SMI before completion
732 * response of the I/O write. The BKDG also specifies
733 * clearing ForceStpClkRetry for SMI trapping.
734 */
735 reg = pm_read32(PM_PCI_CTRL);
736 reg |= FORCE_SLPSTATE_RETRY;
737 reg &= ~FORCE_STPCLK_RETRY;
738 pm_write32(PM_PCI_CTRL, reg);
739
740 /* Disable SlpTyp feature */
741 reg = pm_read8(PM_RST_CTRL1);
742 reg &= ~SLPTYPE_CONTROL_EN;
743 pm_write8(PM_RST_CTRL1, reg);
744
745 configure_smi(SMITYPE_SLP_TYP, SMI_MODE_SMI);
Marc Jones24484842017-05-04 21:17:45 -0600746 } else {
747 pm_write16(PM_ACPI_SMI_CMD, 0);
748 }
749
Marshall Dawson5e2e74f2017-11-10 09:59:56 -0700750 /* Decode ACPI registers and enable standard features */
751 pm_write8(PM_ACPI_CONF, PM_ACPI_DECODE_STD |
752 PM_ACPI_GLOBAL_EN |
753 PM_ACPI_RTC_EN_EN |
754 PM_ACPI_TIMER_EN_EN);
Marc Jones24484842017-05-04 21:17:45 -0600755}
756
Marshall Dawson70f051f2018-03-20 10:27:41 -0600757static uint16_t reset_pm1_status(void)
758{
Richard Spiegel572f4982018-05-25 15:49:33 -0700759 uint16_t pm1_sts = inw(ACPI_PM1_STS);
760 outw(pm1_sts, ACPI_PM1_STS);
Marshall Dawson70f051f2018-03-20 10:27:41 -0600761 return pm1_sts;
762}
763
764static uint16_t print_pm1_status(uint16_t pm1_sts)
765{
Edward Hill917b4002018-10-02 14:17:19 -0600766 static const char *const pm1_sts_bits[16] = {
Marshall Dawson70f051f2018-03-20 10:27:41 -0600767 [0] = "TMROF",
768 [4] = "BMSTATUS",
769 [5] = "GBL",
770 [8] = "PWRBTN",
771 [10] = "RTC",
772 [14] = "PCIEXPWAK",
773 [15] = "WAK",
774 };
775
776 if (!pm1_sts)
777 return 0;
778
Edward Hill917b4002018-10-02 14:17:19 -0600779 printk(BIOS_DEBUG, "PM1_STS: ");
Marshall Dawson70f051f2018-03-20 10:27:41 -0600780 print_num_status_bits(ARRAY_SIZE(pm1_sts_bits), pm1_sts, pm1_sts_bits);
Edward Hill917b4002018-10-02 14:17:19 -0600781 printk(BIOS_DEBUG, "\n");
Marshall Dawson70f051f2018-03-20 10:27:41 -0600782
783 return pm1_sts;
784}
785
786static void sb_log_pm1_status(uint16_t pm1_sts)
787{
788 if (!IS_ENABLED(CONFIG_ELOG))
789 return;
790
Daniel Kurtzb6fdd222018-05-24 15:52:45 -0600791 if (pm1_sts & WAK_STS)
792 elog_add_event_byte(ELOG_TYPE_ACPI_WAKE,
793 acpi_is_wakeup_s3() ? ACPI_S3 : ACPI_S5);
794
Marshall Dawson70f051f2018-03-20 10:27:41 -0600795 if (pm1_sts & PWRBTN_STS)
796 elog_add_event_wake(ELOG_WAKE_SOURCE_PWRBTN, 0);
797
798 if (pm1_sts & RTC_STS)
799 elog_add_event_wake(ELOG_WAKE_SOURCE_RTC, 0);
800
801 if (pm1_sts & PCIEXPWAK_STS)
802 elog_add_event_wake(ELOG_WAKE_SOURCE_PCIE, 0);
803}
804
Richard Spiegel572f4982018-05-25 15:49:33 -0700805static void sb_save_sws(uint16_t pm1_status)
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700806{
Richard Spiegel35282a02018-06-14 14:57:54 -0700807 struct soc_power_reg *sws;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700808 uint32_t reg32;
Richard Spiegel35282a02018-06-14 14:57:54 -0700809 uint16_t reg16;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700810
Richard Spiegel35282a02018-06-14 14:57:54 -0700811 sws = cbmem_add(CBMEM_ID_POWER_STATE, sizeof(struct soc_power_reg));
812 if (sws == NULL)
813 return;
814 sws->pm1_sts = pm1_status;
815 sws->pm1_en = inw(ACPI_PM1_EN);
Richard Spiegel572f4982018-05-25 15:49:33 -0700816 reg32 = inl(ACPI_GPE0_STS);
817 outl(ACPI_GPE0_STS, reg32);
Richard Spiegel35282a02018-06-14 14:57:54 -0700818 sws->gpe0_sts = reg32;
819 sws->gpe0_en = inl(ACPI_GPE0_EN);
820 reg16 = inw(ACPI_PM1_CNT_BLK);
821 reg16 &= SLP_TYP;
822 sws->wake_from = reg16 >> SLP_TYP_SHIFT;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700823}
824
Marshall Dawson70f051f2018-03-20 10:27:41 -0600825static void sb_clear_pm1_status(void)
826{
827 uint16_t pm1_sts = reset_pm1_status();
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700828
829 sb_save_sws(pm1_sts);
Marshall Dawson70f051f2018-03-20 10:27:41 -0600830 sb_log_pm1_status(pm1_sts);
831 print_pm1_status(pm1_sts);
832}
833
Richard Spiegel572f4982018-05-25 15:49:33 -0700834static int get_index_bit(uint32_t value, uint16_t limit)
835{
836 uint16_t i;
837 uint32_t t;
838
Richard Spiegelef73cb82018-06-19 07:40:18 -0700839 if (limit >= TOTAL_BITS(uint32_t))
Richard Spiegel572f4982018-05-25 15:49:33 -0700840 return -1;
841
842 /* get a mask of valid bits. Ex limit = 3, set bits 0-2 */
843 t = (1 << limit) - 1;
844 if ((value & t) == 0)
845 return -1;
846 t = 1;
847 for (i = 0; i < limit; i++) {
848 if (value & t)
849 break;
850 t <<= 1;
851 }
852 return i;
853}
854
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700855static void set_nvs_sws(void *unused)
856{
Richard Spiegel35282a02018-06-14 14:57:54 -0700857 struct soc_power_reg *sws;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700858 struct global_nvs_t *gnvs;
Richard Spiegel572f4982018-05-25 15:49:33 -0700859 int index;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700860
Richard Spiegel35282a02018-06-14 14:57:54 -0700861 sws = cbmem_find(CBMEM_ID_POWER_STATE);
862 if (sws == NULL)
863 return;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700864 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
865 if (gnvs == NULL)
866 return;
867
Richard Spiegel35282a02018-06-14 14:57:54 -0700868 index = get_index_bit(sws->pm1_sts & sws->pm1_en, PM1_LIMIT);
Richard Spiegel572f4982018-05-25 15:49:33 -0700869 if (index < 0)
870 gnvs->pm1i = ~0ULL;
871 else
872 gnvs->pm1i = index;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700873
Richard Spiegel35282a02018-06-14 14:57:54 -0700874 index = get_index_bit(sws->gpe0_sts & sws->gpe0_en, GPE0_LIMIT);
Richard Spiegel572f4982018-05-25 15:49:33 -0700875 if (index < 0)
876 gnvs->gpei = ~0ULL;
877 else
878 gnvs->gpei = index;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700879}
880
881BOOT_STATE_INIT_ENTRY(BS_OS_RESUME, BS_ON_ENTRY, set_nvs_sws, NULL);
882
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600883void southbridge_init(void *chip_info)
Marc Jones24484842017-05-04 21:17:45 -0600884{
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600885 sb_init_acpi_ports();
Marshall Dawson70f051f2018-03-20 10:27:41 -0600886 sb_clear_pm1_status();
Marc Jones24484842017-05-04 21:17:45 -0600887}
888
Marshall Dawson1d9a46b2018-09-26 16:23:41 -0600889static void set_sb_final_nvs(void)
890{
891 uintptr_t amdfw_rom;
892 uintptr_t xhci_fw;
893 uintptr_t fwaddr;
894 size_t fwsize;
895 const struct device *sd, *sata, *ehci;
896
897 struct global_nvs_t *gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
898 if (gnvs == NULL)
899 return;
900
901 gnvs->aoac.ic0e = is_aoac_device_enabled(FCH_AOAC_D3_STATE_I2C0);
902 gnvs->aoac.ic1e = is_aoac_device_enabled(FCH_AOAC_D3_STATE_I2C1);
903 gnvs->aoac.ic2e = is_aoac_device_enabled(FCH_AOAC_D3_STATE_I2C2);
904 gnvs->aoac.ic3e = is_aoac_device_enabled(FCH_AOAC_D3_STATE_I2C3);
905 gnvs->aoac.ut0e = is_aoac_device_enabled(FCH_AOAC_D3_STATE_UART0);
906 gnvs->aoac.ut1e = is_aoac_device_enabled(FCH_AOAC_D3_STATE_UART1);
907 gnvs->aoac.ehce = is_aoac_device_enabled(FCH_AOAC_D3_STATE_USB2);
908 gnvs->aoac.xhce = is_aoac_device_enabled(FCH_AOAC_D3_STATE_USB3);
909 /* Rely on these being in sync with devicetree */
910 sd = dev_find_slot(0, SD_DEVFN);
911 gnvs->aoac.st_e = sd && sd->enabled ? 1 : 0;
912 sata = dev_find_slot(0, SATA_DEVFN);
913 gnvs->aoac.sd_e = sata && sata->enabled ? 1 : 0;
914 gnvs->aoac.espi = 1;
915
916 amdfw_rom = 0x20000 - (0x80000 << CONFIG_AMD_FWM_POSITION_INDEX);
917 xhci_fw = read32((void *)(amdfw_rom + XHCI_FW_SIG_OFFSET));
918
919 fwaddr = 2 + read16((void *)(xhci_fw + XHCI_FW_ADDR_OFFSET
920 + XHCI_FW_BOOTRAM_SIZE));
921 fwsize = read16((void *)(xhci_fw + XHCI_FW_SIZE_OFFSET
922 + XHCI_FW_BOOTRAM_SIZE));
923 gnvs->fw00 = 0;
924 gnvs->fw01 = ((32 * KiB) << 16) + 0;
925 gnvs->fw02 = fwaddr + XHCI_FW_BOOTRAM_SIZE;
926 gnvs->fw03 = fwsize << 16;
927
928 ehci = dev_find_slot(0, EHCI1_DEVFN);
929 gnvs->eh10 = pci_read_config32(SOC_EHCI1_DEV, PCI_BASE_ADDRESS_0)
930 & ~PCI_BASE_ADDRESS_MEM_ATTR_MASK;
931}
932
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600933void southbridge_final(void *chip_info)
Marc Jones24484842017-05-04 21:17:45 -0600934{
Richard Spiegel6a389142018-03-05 14:28:10 -0700935 uint8_t restored_power = PM_S5_AT_POWER_RECOVERY;
936
Richard Spiegel6a389142018-03-05 14:28:10 -0700937 if (IS_ENABLED(CONFIG_MAINBOARD_POWER_RESTORE))
938 restored_power = PM_RESTORE_S0_IF_PREV_S0;
939 pm_write8(PM_RTC_SHADOW, restored_power);
Marshall Dawson1d9a46b2018-09-26 16:23:41 -0600940
941 set_sb_final_nvs();
Marc Jones24484842017-05-04 21:17:45 -0600942}
Marshall Dawson8a906df2017-06-13 14:19:02 -0600943
944/*
945 * Update the PCI devices with a valid IRQ number
946 * that is set in the mainboard PCI_IRQ structures.
947 */
948static void set_pci_irqs(void *unused)
949{
950 /* Write PCI_INTR regs 0xC00/0xC01 */
951 write_pci_int_table();
952
953 /* Write IRQs for all devicetree enabled devices */
954 write_pci_cfg_irqs();
955}
956
957/*
958 * Hook this function into the PCI state machine
959 * on entry into BS_DEV_ENABLE.
960 */
961BOOT_STATE_INIT_ENTRY(BS_DEV_ENABLE, BS_ON_ENTRY, set_pci_irqs, NULL);