blob: 7848e9e95c9c86a64aa2d1adac1902ca8a58a0c9 [file] [log] [blame]
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000016 */
17
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000018#define FAM10_SCAN_PCI_BUS 0
19#define FAM10_ALLOCATE_IO_RANGE 1
20
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000021#include <stdint.h>
22#include <string.h>
23#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000027#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000028#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050029#include <timestamp.h>
Patrick Georgid0835952010-10-05 09:07:10 +000030#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000031#include <spd.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000032#include <cpu/amd/model_10xxx_rev.h>
Patrick Georgi82d9a312016-01-21 12:46:10 +010033#include <delay.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <cpu/x86/lapic.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110035#include <cpu/amd/car.h>
Edward O'Callaghan9e308b92014-04-27 23:28:31 +100036#include <superio/winbond/common/winbond.h>
Edward O'Callaghan793a4292014-04-03 14:30:58 +110037#include <superio/winbond/w83627ehg/w83627ehg.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110038#include <cpu/x86/bist.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110039#include <northbridge/amd/amdfam10/raminit.h>
40#include <northbridge/amd/amdht/ht_wrapper.h>
41#include <cpu/amd/family_10h-family_15h/init_cpus.h>
42#include <arch/early_variables.h>
43#include <cbmem.h>
Arthur Heymans11cf68c2017-02-24 14:37:57 +010044#include <southbridge/nvidia/mcp55/mcp55.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000045
Damien Zammit75a3d1f2016-11-28 00:29:10 +110046#include "resourcemap.c"
47#include "cpu/amd/quadcore/quadcore.c"
48
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000049#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000050
Damien Zammit75a3d1f2016-11-28 00:29:10 +110051void activate_spd_rom(const struct mem_controller *ctrl);
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020052int spd_read_byte(unsigned int device, unsigned int address);
Damien Zammit75a3d1f2016-11-28 00:29:10 +110053extern struct sys_info sysinfo_car;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000054
Damien Zammit75a3d1f2016-11-28 00:29:10 +110055void activate_spd_rom(const struct mem_controller *ctrl) { }
56
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020057inline int spd_read_byte(unsigned int device, unsigned int address)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000058{
59 return smbus_read_byte(device, address);
60}
61
Damien Zammit75a3d1f2016-11-28 00:29:10 +110062unsigned get_sbdn(unsigned bus)
63{
64 pci_devfn_t dev;
65
66 /* Find the device. */
67 dev = pci_locate_device_on_bus(PCI_ID(PCI_VENDOR_ID_NVIDIA,
68 PCI_DEVICE_ID_NVIDIA_MCP55_HT), bus);
69
70 return (dev >> 15) & 0x1f;
71}
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000072
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000073#define MCP55_MB_SETUP \
74 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
75 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
76 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
77 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
78 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
79 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
80
Edward O'Callaghan77757c22015-01-04 21:33:39 +110081#include <southbridge/nvidia/mcp55/early_setup_ss.h>
stepan836ae292010-12-08 05:42:47 +000082#include "southbridge/nvidia/mcp55/early_setup_car.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000083
84static void sio_setup(void)
85{
Stefan Reinauer8b547b12010-03-30 09:56:35 +000086 u32 dword;
87 u8 byte;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000088
Uwe Hermann5fa76e22010-03-01 20:16:38 +000089 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
90 byte |= 0x20;
91 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000092
Uwe Hermann5fa76e22010-03-01 20:16:38 +000093 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060094 dword |= (1 << 0);
Uwe Hermann5fa76e22010-03-01 20:16:38 +000095 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000096}
97
Uwe Hermann26535d62010-11-20 20:36:40 +000098static const u8 spd_addr[] = {
99 //first node
100 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
101#if CONFIG_MAX_PHYSICAL_CPUS > 1
102 //second node
103 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
104#endif
105};
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000106
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000107void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000108{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100109 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000110 u32 bsp_apicid = 0, val, wants_reset;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000111 u8 reg;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000112 msr_t msr;
113
Timothy Pearson91e9f672015-03-19 16:44:46 -0500114 timestamp_init(timestamp_get());
115 timestamp_add_now(TS_START_ROMSTAGE);
116
Patrick Georgi2bd91002010-03-18 16:46:50 +0000117 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000118 /* Nothing special needs to be done to find bus 0 */
119 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000120 set_bsp_node_CHtExtNodeCfgEn();
121 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000122 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000123 }
124
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000125 post_code(0x30);
126
Uwe Hermann7b997052010-11-21 22:47:22 +0000127 if (bist == 0)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000128 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000129
130 post_code(0x32);
131
Keith Huibb73c982017-08-13 16:31:18 -0400132 pnp_enter_conf_state(SERIAL_DEV);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000133 /* We have 24MHz input. */
134 reg = pnp_read_config(SERIAL_DEV, 0x24);
135 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
Keith Huibb73c982017-08-13 16:31:18 -0400136 pnp_exit_conf_state(SERIAL_DEV);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000137
Edward O'Callaghan9e308b92014-04-27 23:28:31 +1000138 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000139 console_init();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000140
141 /* Halt if there was a built in self test failure */
142 report_bist_failure(bist);
143
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000144 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000145 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000146 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000147 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000148 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000149
150 /* Setup sysinfo defaults */
151 set_sysinfo_in_ram(0);
152
153 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200154
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000155 post_code(0x33);
156
Timothy Pearson730a0432015-10-16 13:51:51 -0500157 cpuSetAMDMSR(0);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000158 post_code(0x34);
159
160 amd_ht_init(sysinfo);
161 post_code(0x35);
162
163 /* Setup nodes PCI space and start core 0 AP init. */
164 finalize_node_setup(sysinfo);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000165 printk(BIOS_DEBUG, "finalize_node_setup done\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000166
167 /* Setup any mainboard PCI settings etc. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000168 printk(BIOS_DEBUG, "setup_mb_resource_map begin\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000169 setup_mb_resource_map();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000170 printk(BIOS_DEBUG, "setup_mb_resource_map end\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000171 post_code(0x36);
172
173 /* wait for all the APs core0 started by finalize_node_setup. */
174 /* FIXME: A bunch of cores are going to start output to serial at once.
175 * It would be nice to fixup prink spinlocks for ROM XIP mode.
176 * I think it could be done by putting the spinlock flag in the cache
177 * of the BSP located right after sysinfo.
178 */
179 wait_all_core0_started();
180
Martin Roth43927ba2017-06-24 21:54:33 -0600181#if IS_ENABLED(CONFIG_LOGICAL_CPUS)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000182 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000183 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500184 start_other_cores(bsp_apicid);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000185 post_code(0x37);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000186 printk(BIOS_DEBUG, "wait_all_other_cores_started()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000187 wait_all_other_cores_started(bsp_apicid);
188#endif
189
190 post_code(0x38);
191
Martin Roth43927ba2017-06-24 21:54:33 -0600192#if IS_ENABLED(CONFIG_SET_FIDVID)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000193 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000194 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000195
196 /* FIXME: The sb fid change may survive the warm reset and only
197 * need to be done once.*/
198 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
199
200 post_code(0x39);
201
202 if (!warm_reset_detect(0)) { // BSP is node 0
203 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
204 } else {
205 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
206 }
207
208 post_code(0x3A);
209
210 /* show final fid and vid */
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -0600211 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000212 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000213#endif
Paul Menzel4549e5a2014-02-02 22:05:48 +0100214 init_timer(); /* Need to use TMICT to synchronize FID/VID. */
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000215
216 wants_reset = mcp55_early_setup_x();
217
218 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
219 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800220 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000221 soft_reset();
Jonathan Neuschäferec48c742017-09-29 02:45:31 +0200222 die("After soft_reset - shouldn't see this message!!!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000223 }
224
225 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000226 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000227
228 post_code(0x3B);
229
230 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000231 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000232 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
233 post_code(0x3D);
234
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000235 printk(BIOS_DEBUG, "enable_smbus()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000236 enable_smbus();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000237
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000238 post_code(0x40);
239
Timothy Pearson91e9f672015-03-19 16:44:46 -0500240 timestamp_add_now(TS_BEFORE_INITRAM);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000241 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000242 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500243 timestamp_add_now(TS_AFTER_INITRAM);
244
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500245 cbmem_initialize_empty();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000246 post_code(0x41);
247
Timothy Pearson22564082015-03-27 22:49:18 -0500248 amdmct_cbmem_store_info(sysinfo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000249}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000250
251/**
252 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
253 * Description:
254 * This routine is called every time a non-coherent chain is processed.
255 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
256 * swap list. The first part of the list controls the BUID assignment and the
257 * second part of the list provides the device to device linking. Device orientation
258 * can be detected automatically, or explicitly. See documentation for more details.
259 *
260 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
261 * based on each device's unit count.
262 *
263 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700264 * @param[in] node = The node on which this chain is located
265 * @param[in] link = The link on the host for this chain
266 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000267 */
268BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
269{
270 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
271 /* If the BUID was adjusted in early_ht we need to do the manual override */
272 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
273 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
274 if ((node == 0) && (link == 0)) { /* BSP SB link */
275 *List = swaplist;
276 return 1;
277 }
278 }
279
280 return 0;
281}