blob: 2bf7f1337aded09275e424cf9a7cb5c518d56abc [file] [log] [blame]
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000022#define FAM10_SCAN_PCI_BUS 0
23#define FAM10_ALLOCATE_IO_RANGE 1
24
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000025#include <stdint.h>
26#include <string.h>
27#include <device/pci_def.h>
28#include <device/pci_ids.h>
29#include <arch/io.h>
30#include <device/pnp_def.h>
31#include <arch/romcc_io.h>
32#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000033#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000034#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000035#include <spd.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000036#include <cpu/amd/model_10xxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000037#include "southbridge/nvidia/mcp55/early_smbus.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000038#include "northbridge/amd/amdfam10/raminit.h"
39#include "northbridge/amd/amdfam10/amdfam10.h"
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000040#include "lib/delay.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000041#include "cpu/x86/lapic/boot_cpu.c"
42#include "northbridge/amd/amdfam10/reset_test.c"
stepan8301d832010-12-08 07:07:33 +000043#include "superio/winbond/w83627ehg/early_serial.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000044#include "cpu/x86/bist.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000045#include "northbridge/amd/amdfam10/debug.c"
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000046#include "cpu/x86/mtrr/earlymtrr.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000047#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000048#include "southbridge/nvidia/mcp55/early_ctrl.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000049
50#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000051
Uwe Hermann7b997052010-11-21 22:47:22 +000052static void activate_spd_rom(const struct mem_controller *ctrl) { }
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000053
54static inline int spd_read_byte(unsigned device, unsigned address)
55{
56 return smbus_read_byte(device, address);
57}
58
59#include "northbridge/amd/amdfam10/amdfam10.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000060#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000061#include "northbridge/amd/amdfam10/pci.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000062#include "resourcemap.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000063#include "cpu/amd/quadcore/quadcore.c"
64
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000065#define MCP55_MB_SETUP \
66 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
67 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
68 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
69 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
70 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
71 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
72
stepan836ae292010-12-08 05:42:47 +000073#include "southbridge/nvidia/mcp55/early_setup_ss.h"
74#include "southbridge/nvidia/mcp55/early_setup_car.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000075#include "cpu/amd/car/post_cache_as_ram.c"
Myles Watson075fbe82010-04-15 05:19:29 +000076#include "cpu/amd/microcode/microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000077
78#if CONFIG_UPDATE_CPU_MICROCODE
Myles Watson075fbe82010-04-15 05:19:29 +000079#include "cpu/amd/model_10xxx/update_microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000080#endif
81
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000082#include "cpu/amd/model_10xxx/init_cpus.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000083#include "northbridge/amd/amdfam10/early_ht.c"
84
85static void sio_setup(void)
86{
Stefan Reinauer8b547b12010-03-30 09:56:35 +000087 u32 dword;
88 u8 byte;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000089
Uwe Hermann5fa76e22010-03-01 20:16:38 +000090 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
91 byte |= 0x20;
92 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000093
Uwe Hermann5fa76e22010-03-01 20:16:38 +000094 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
95 dword |= (1<<0);
96 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000097}
98
Uwe Hermann26535d62010-11-20 20:36:40 +000099static const u8 spd_addr[] = {
100 //first node
101 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
102#if CONFIG_MAX_PHYSICAL_CPUS > 1
103 //second node
104 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
105#endif
106};
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000107
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000108void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000109{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100110 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000111 u32 bsp_apicid = 0, val, wants_reset;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000112 u8 reg;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000113 msr_t msr;
114
Patrick Georgi2bd91002010-03-18 16:46:50 +0000115 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000116 /* Nothing special needs to be done to find bus 0 */
117 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000118 set_bsp_node_CHtExtNodeCfgEn();
119 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000120 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000121 }
122
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000123 post_code(0x30);
124
Uwe Hermann7b997052010-11-21 22:47:22 +0000125 if (bist == 0)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000126 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000127
128 post_code(0x32);
129
130 pnp_enter_ext_func_mode(SERIAL_DEV);
131 /* We have 24MHz input. */
132 reg = pnp_read_config(SERIAL_DEV, 0x24);
133 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
134 pnp_exit_ext_func_mode(SERIAL_DEV);
135
136 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000137 console_init();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000138
139 /* Halt if there was a built in self test failure */
140 report_bist_failure(bist);
141
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000142 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000143 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000144 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000145 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000146 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000147
148 /* Setup sysinfo defaults */
149 set_sysinfo_in_ram(0);
150
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000151#if CONFIG_UPDATE_CPU_MICROCODE
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000152 update_microcode(val);
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000153#endif
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000154 post_code(0x33);
155
156 cpuSetAMDMSR();
157 post_code(0x34);
158
159 amd_ht_init(sysinfo);
160 post_code(0x35);
161
162 /* Setup nodes PCI space and start core 0 AP init. */
163 finalize_node_setup(sysinfo);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000164 printk(BIOS_DEBUG, "finalize_node_setup done\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000165
166 /* Setup any mainboard PCI settings etc. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000167 printk(BIOS_DEBUG, "setup_mb_resource_map begin\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000168 setup_mb_resource_map();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000169 printk(BIOS_DEBUG, "setup_mb_resource_map end\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000170 post_code(0x36);
171
172 /* wait for all the APs core0 started by finalize_node_setup. */
173 /* FIXME: A bunch of cores are going to start output to serial at once.
174 * It would be nice to fixup prink spinlocks for ROM XIP mode.
175 * I think it could be done by putting the spinlock flag in the cache
176 * of the BSP located right after sysinfo.
177 */
178 wait_all_core0_started();
179
Patrick Georgie1667822012-05-05 15:29:32 +0200180#if CONFIG_LOGICAL_CPUS
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000181 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000182 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000183 start_other_cores();
184 post_code(0x37);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000185 printk(BIOS_DEBUG, "wait_all_other_cores_started()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000186 wait_all_other_cores_started(bsp_apicid);
187#endif
188
189 post_code(0x38);
190
Patrick Georgi76e81522010-11-16 21:25:29 +0000191#if CONFIG_SET_FIDVID
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000192 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000193 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000194
195 /* FIXME: The sb fid change may survive the warm reset and only
196 * need to be done once.*/
197 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
198
199 post_code(0x39);
200
201 if (!warm_reset_detect(0)) { // BSP is node 0
202 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
203 } else {
204 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
205 }
206
207 post_code(0x3A);
208
209 /* show final fid and vid */
210 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000211 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000212#endif
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000213 init_timer(); /* Need to use TMICT to synconize FID/VID. */
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000214
215 wants_reset = mcp55_early_setup_x();
216
217 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
218 if (!warm_reset_detect(0)) {
219 print_info("...WARM RESET...\n\n\n");
220 soft_reset();
221 die("After soft_reset_x - shouldn't see this message!!!\n");
222 }
223
224 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000225 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000226
227 post_code(0x3B);
228
229 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000230 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000231 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
232 post_code(0x3D);
233
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000234 printk(BIOS_DEBUG, "enable_smbus()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000235 enable_smbus();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000236
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000237 post_code(0x40);
238
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000239 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000240 raminit_amdmct(sysinfo);
241 post_code(0x41);
242
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000243 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
244 post_code(0x43); // Should never see this post code.
245}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000246
247/**
248 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
249 * Description:
250 * This routine is called every time a non-coherent chain is processed.
251 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
252 * swap list. The first part of the list controls the BUID assignment and the
253 * second part of the list provides the device to device linking. Device orientation
254 * can be detected automatically, or explicitly. See documentation for more details.
255 *
256 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
257 * based on each device's unit count.
258 *
259 * Parameters:
260 * @param[in] u8 node = The node on which this chain is located
261 * @param[in] u8 link = The link on the host for this chain
262 * @param[out] u8** list = supply a pointer to a list
263 * @param[out] BOOL result = true to use a manual list
264 * false to initialize the link automatically
265 */
266BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
267{
268 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
269 /* If the BUID was adjusted in early_ht we need to do the manual override */
270 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
271 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
272 if ((node == 0) && (link == 0)) { /* BSP SB link */
273 *List = swaplist;
274 return 1;
275 }
276 }
277
278 return 0;
279}