blob: 4fc723064c2e83bdf5441d8615ea91e746a46b1a [file] [log] [blame]
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010019 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000020 */
21
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000022#define FAM10_SCAN_PCI_BUS 0
23#define FAM10_ALLOCATE_IO_RANGE 1
24
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000025#include <stdint.h>
26#include <string.h>
27#include <device/pci_def.h>
28#include <device/pci_ids.h>
29#include <arch/io.h>
30#include <device/pnp_def.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000031#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000032#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000033#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000034#include <spd.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000035#include <cpu/amd/model_10xxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000036#include "southbridge/nvidia/mcp55/early_smbus.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000037#include "northbridge/amd/amdfam10/raminit.h"
38#include "northbridge/amd/amdfam10/amdfam10.h"
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000039#include "lib/delay.c"
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030040#include "cpu/x86/lapic.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000041#include "northbridge/amd/amdfam10/reset_test.c"
stepan8301d832010-12-08 07:07:33 +000042#include "superio/winbond/w83627ehg/early_serial.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000043#include "cpu/x86/bist.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000044#include "northbridge/amd/amdfam10/debug.c"
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000045#include "cpu/x86/mtrr/earlymtrr.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000046#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000047#include "southbridge/nvidia/mcp55/early_ctrl.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000048
49#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000050
Uwe Hermann7b997052010-11-21 22:47:22 +000051static void activate_spd_rom(const struct mem_controller *ctrl) { }
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000052
53static inline int spd_read_byte(unsigned device, unsigned address)
54{
55 return smbus_read_byte(device, address);
56}
57
58#include "northbridge/amd/amdfam10/amdfam10.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000059#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000060#include "northbridge/amd/amdfam10/pci.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000061#include "resourcemap.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000062#include "cpu/amd/quadcore/quadcore.c"
63
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000064#define MCP55_MB_SETUP \
65 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
66 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
67 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
68 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
69 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
70 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
71
stepan836ae292010-12-08 05:42:47 +000072#include "southbridge/nvidia/mcp55/early_setup_ss.h"
73#include "southbridge/nvidia/mcp55/early_setup_car.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000074#include "cpu/amd/car/post_cache_as_ram.c"
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +020075#include "cpu/amd/microcode.h"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000076
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000077#include "cpu/amd/model_10xxx/init_cpus.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000078#include "northbridge/amd/amdfam10/early_ht.c"
79
80static void sio_setup(void)
81{
Stefan Reinauer8b547b12010-03-30 09:56:35 +000082 u32 dword;
83 u8 byte;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000084
Uwe Hermann5fa76e22010-03-01 20:16:38 +000085 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
86 byte |= 0x20;
87 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000088
Uwe Hermann5fa76e22010-03-01 20:16:38 +000089 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
90 dword |= (1<<0);
91 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000092}
93
Uwe Hermann26535d62010-11-20 20:36:40 +000094static const u8 spd_addr[] = {
95 //first node
96 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
97#if CONFIG_MAX_PHYSICAL_CPUS > 1
98 //second node
99 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
100#endif
101};
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000102
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000103void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000104{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100105 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000106 u32 bsp_apicid = 0, val, wants_reset;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000107 u8 reg;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000108 msr_t msr;
109
Patrick Georgi2bd91002010-03-18 16:46:50 +0000110 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000111 /* Nothing special needs to be done to find bus 0 */
112 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000113 set_bsp_node_CHtExtNodeCfgEn();
114 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000115 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000116 }
117
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000118 post_code(0x30);
119
Uwe Hermann7b997052010-11-21 22:47:22 +0000120 if (bist == 0)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000121 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000122
123 post_code(0x32);
124
125 pnp_enter_ext_func_mode(SERIAL_DEV);
126 /* We have 24MHz input. */
127 reg = pnp_read_config(SERIAL_DEV, 0x24);
128 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
129 pnp_exit_ext_func_mode(SERIAL_DEV);
130
131 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000132 console_init();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000133
134 /* Halt if there was a built in self test failure */
135 report_bist_failure(bist);
136
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000137 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000138 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000139 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000140 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000141 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000142
143 /* Setup sysinfo defaults */
144 set_sysinfo_in_ram(0);
145
146 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200147
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000148 post_code(0x33);
149
150 cpuSetAMDMSR();
151 post_code(0x34);
152
153 amd_ht_init(sysinfo);
154 post_code(0x35);
155
156 /* Setup nodes PCI space and start core 0 AP init. */
157 finalize_node_setup(sysinfo);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000158 printk(BIOS_DEBUG, "finalize_node_setup done\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000159
160 /* Setup any mainboard PCI settings etc. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000161 printk(BIOS_DEBUG, "setup_mb_resource_map begin\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000162 setup_mb_resource_map();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000163 printk(BIOS_DEBUG, "setup_mb_resource_map end\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000164 post_code(0x36);
165
166 /* wait for all the APs core0 started by finalize_node_setup. */
167 /* FIXME: A bunch of cores are going to start output to serial at once.
168 * It would be nice to fixup prink spinlocks for ROM XIP mode.
169 * I think it could be done by putting the spinlock flag in the cache
170 * of the BSP located right after sysinfo.
171 */
172 wait_all_core0_started();
173
Patrick Georgie1667822012-05-05 15:29:32 +0200174#if CONFIG_LOGICAL_CPUS
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000175 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000176 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000177 start_other_cores();
178 post_code(0x37);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000179 printk(BIOS_DEBUG, "wait_all_other_cores_started()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000180 wait_all_other_cores_started(bsp_apicid);
181#endif
182
183 post_code(0x38);
184
Patrick Georgi76e81522010-11-16 21:25:29 +0000185#if CONFIG_SET_FIDVID
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000186 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000187 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000188
189 /* FIXME: The sb fid change may survive the warm reset and only
190 * need to be done once.*/
191 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
192
193 post_code(0x39);
194
195 if (!warm_reset_detect(0)) { // BSP is node 0
196 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
197 } else {
198 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
199 }
200
201 post_code(0x3A);
202
203 /* show final fid and vid */
204 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000205 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000206#endif
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000207 init_timer(); /* Need to use TMICT to synconize FID/VID. */
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000208
209 wants_reset = mcp55_early_setup_x();
210
211 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
212 if (!warm_reset_detect(0)) {
213 print_info("...WARM RESET...\n\n\n");
214 soft_reset();
215 die("After soft_reset_x - shouldn't see this message!!!\n");
216 }
217
218 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000219 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000220
221 post_code(0x3B);
222
223 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000224 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000225 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
226 post_code(0x3D);
227
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000228 printk(BIOS_DEBUG, "enable_smbus()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000229 enable_smbus();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000230
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000231 post_code(0x40);
232
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000233 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000234 raminit_amdmct(sysinfo);
235 post_code(0x41);
236
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000237 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
238 post_code(0x43); // Should never see this post code.
239}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000240
241/**
242 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
243 * Description:
244 * This routine is called every time a non-coherent chain is processed.
245 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
246 * swap list. The first part of the list controls the BUID assignment and the
247 * second part of the list provides the device to device linking. Device orientation
248 * can be detected automatically, or explicitly. See documentation for more details.
249 *
250 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
251 * based on each device's unit count.
252 *
253 * Parameters:
254 * @param[in] u8 node = The node on which this chain is located
255 * @param[in] u8 link = The link on the host for this chain
256 * @param[out] u8** list = supply a pointer to a list
257 * @param[out] BOOL result = true to use a manual list
258 * false to initialize the link automatically
259 */
260BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
261{
262 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
263 /* If the BUID was adjusted in early_ht we need to do the manual override */
264 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
265 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
266 if ((node == 0) && (link == 0)) { /* BSP SB link */
267 *List = swaplist;
268 return 1;
269 }
270 }
271
272 return 0;
273}