blob: 0bc38368095352e12c331a1ed2f2f54dbcc1d5e4 [file] [log] [blame]
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000022#define RAMINIT_SYSINFO 1
23
24#define FAM10_SCAN_PCI_BUS 0
25#define FAM10_ALLOCATE_IO_RANGE 1
26
27#define QRANK_DIMM_SUPPORT 1
28
29#if CONFIG_LOGICAL_CPUS==1
30#define SET_NB_CFG_54 1
31#endif
32
Myles Watson9b43afd2010-04-08 15:09:53 +000033#define SET_FIDVID 1
34#define SET_FIDVID_CORE_RANGE 0
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000035
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000036#include <stdint.h>
37#include <string.h>
38#include <device/pci_def.h>
39#include <device/pci_ids.h>
40#include <arch/io.h>
41#include <device/pnp_def.h>
42#include <arch/romcc_io.h>
43#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000044#include <console/console.h>
Stefan Reinauer7e00a442010-05-25 17:09:05 +000045#if CONFIG_USBDEBUG
Stefan Reinauerda323732010-05-25 16:17:45 +000046#include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug.c"
47#include "pc80/usbdebug_serial.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000048#endif
Patrick Georgid0835952010-10-05 09:07:10 +000049#include <lib.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000050
51#include <cpu/amd/model_10xxx_rev.h>
52
53#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
54#include "northbridge/amd/amdfam10/raminit.h"
55#include "northbridge/amd/amdfam10/amdfam10.h"
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000056#include "cpu/amd/model_fxx/apic_timer.c"
57#include "lib/delay.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000058
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000059#include "cpu/x86/lapic/boot_cpu.c"
60#include "northbridge/amd/amdfam10/reset_test.c"
61#include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
62
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000063#include "cpu/x86/bist.h"
64
65#include "northbridge/amd/amdfam10/debug.c"
66
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000067#include "cpu/x86/mtrr/earlymtrr.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000068
69#include "northbridge/amd/amdfam10/setup_resource_map.c"
70
71#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
72#define RTC_DEV PNP_DEV(0x2e, W83627EHG_RTC)
73
74#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
75
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000076static inline void activate_spd_rom(const struct mem_controller *ctrl)
77{
78 /* nothing to do */
79}
80
81static inline int spd_read_byte(unsigned device, unsigned address)
82{
83 return smbus_read_byte(device, address);
84}
85
86#include "northbridge/amd/amdfam10/amdfam10.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000087
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000088#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000089#include "northbridge/amd/amdfam10/amdfam10_pci.c"
90
91#include "resourcemap.c"
92
93#include "cpu/amd/quadcore/quadcore.c"
94
95#define MCP55_NUM 1
96#define MCP55_USE_NIC 1
97#define MCP55_USE_AZA 1
98
99#define MCP55_PCI_E_X_0 1
100
101#define MCP55_MB_SETUP \
102 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
103 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
104 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
105 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
106 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
107 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
108
109#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
110#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
111
Stefan Reinauer853263b2010-04-09 10:43:49 +0000112
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000113
114#include "cpu/amd/car/post_cache_as_ram.c"
115
Myles Watson075fbe82010-04-15 05:19:29 +0000116#include "cpu/amd/microcode/microcode.c"
117#include "cpu/amd/model_10xxx/update_microcode.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000118#include "cpu/amd/model_10xxx/init_cpus.c"
119
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000120
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000121#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
122#include "northbridge/amd/amdfam10/early_ht.c"
123
124static void sio_setup(void)
125{
Stefan Reinauer8b547b12010-03-30 09:56:35 +0000126 u32 dword;
127 u8 byte;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000128
Uwe Hermann5fa76e22010-03-01 20:16:38 +0000129 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
130 byte |= 0x20;
131 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000132
Uwe Hermann5fa76e22010-03-01 20:16:38 +0000133 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
134 dword |= (1<<0);
135 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000136}
137
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000138#include "spd_addr.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000139
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000140void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000141{
142 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
143
144 u32 bsp_apicid = 0;
145 u32 val;
146 u8 reg;
147 u32 wants_reset;
148 msr_t msr;
149
Patrick Georgi2bd91002010-03-18 16:46:50 +0000150 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000151 /* Nothing special needs to be done to find bus 0 */
152 /* Allow the HT devices to be found */
153
154 set_bsp_node_CHtExtNodeCfgEn();
155 enumerate_ht_chain();
156
157 sio_setup();
158
159 /* Setup the mcp55 */
160 mcp55_enable_rom();
161 }
162
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000163 post_code(0x30);
164
165 if (bist == 0) {
166 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
167 }
168
169 post_code(0x32);
170
171 pnp_enter_ext_func_mode(SERIAL_DEV);
172 /* We have 24MHz input. */
173 reg = pnp_read_config(SERIAL_DEV, 0x24);
174 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
175 pnp_exit_ext_func_mode(SERIAL_DEV);
176
177 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
178 uart_init();
179 console_init();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000180 printk(BIOS_DEBUG, "\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000181
182 /* Halt if there was a built in self test failure */
183 report_bist_failure(bist);
184
Stefan Reinauer7e00a442010-05-25 17:09:05 +0000185#if CONFIG_USBDEBUG
Uwe Hermann7ac4c262010-09-27 18:03:18 +0000186 mcp55_enable_usbdebug(CONFIG_USBDEBUG_DEFAULT_PORT);
Stefan Reinauer75a05dc2010-05-25 16:35:51 +0000187 early_usbdebug_init();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000188#endif
189
190 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000191 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000192 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000193 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000194 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000195
196 /* Setup sysinfo defaults */
197 set_sysinfo_in_ram(0);
198
199 update_microcode(val);
200 post_code(0x33);
201
202 cpuSetAMDMSR();
203 post_code(0x34);
204
205 amd_ht_init(sysinfo);
206 post_code(0x35);
207
208 /* Setup nodes PCI space and start core 0 AP init. */
209 finalize_node_setup(sysinfo);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000210 printk(BIOS_DEBUG, "finalize_node_setup done\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000211
212 /* Setup any mainboard PCI settings etc. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000213 printk(BIOS_DEBUG, "setup_mb_resource_map begin\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000214 setup_mb_resource_map();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000215 printk(BIOS_DEBUG, "setup_mb_resource_map end\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000216 post_code(0x36);
217
218 /* wait for all the APs core0 started by finalize_node_setup. */
219 /* FIXME: A bunch of cores are going to start output to serial at once.
220 * It would be nice to fixup prink spinlocks for ROM XIP mode.
221 * I think it could be done by putting the spinlock flag in the cache
222 * of the BSP located right after sysinfo.
223 */
224 wait_all_core0_started();
225
226#if CONFIG_LOGICAL_CPUS==1
227 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000228 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000229 start_other_cores();
230 post_code(0x37);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000231 printk(BIOS_DEBUG, "wait_all_other_cores_started()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000232 wait_all_other_cores_started(bsp_apicid);
233#endif
234
235 post_code(0x38);
236
Myles Watson9b43afd2010-04-08 15:09:53 +0000237#if SET_FIDVID == 1
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000238 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000239 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000240
241 /* FIXME: The sb fid change may survive the warm reset and only
242 * need to be done once.*/
243 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
244
245 post_code(0x39);
246
247 if (!warm_reset_detect(0)) { // BSP is node 0
248 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
249 } else {
250 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
251 }
252
253 post_code(0x3A);
254
255 /* show final fid and vid */
256 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000257 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000258#endif
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000259 init_timer(); /* Need to use TMICT to synconize FID/VID. */
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000260
261 wants_reset = mcp55_early_setup_x();
262
263 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
264 if (!warm_reset_detect(0)) {
265 print_info("...WARM RESET...\n\n\n");
266 soft_reset();
267 die("After soft_reset_x - shouldn't see this message!!!\n");
268 }
269
270 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000271 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000272
273 post_code(0x3B);
274
275 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000276 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000277 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
278 post_code(0x3D);
279
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000280 printk(BIOS_DEBUG, "enable_smbus()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000281 enable_smbus();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000282
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000283 post_code(0x40);
284
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000285 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000286 raminit_amdmct(sysinfo);
287 post_code(0x41);
288
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000289 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000290 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
291 post_code(0x43); // Should never see this post code.
292}
293