blob: eb65924c863256b3913c1e04edf7c44e0565a616 [file] [log] [blame]
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000022#define RAMINIT_SYSINFO 1
23
24#define FAM10_SCAN_PCI_BUS 0
25#define FAM10_ALLOCATE_IO_RANGE 1
26
27#define QRANK_DIMM_SUPPORT 1
28
29#if CONFIG_LOGICAL_CPUS==1
30#define SET_NB_CFG_54 1
31#endif
32
Myles Watson9b43afd2010-04-08 15:09:53 +000033#define SET_FIDVID 1
34#define SET_FIDVID_CORE_RANGE 0
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000035
36#define DBGP_DEFAULT 7
37
38#include <stdint.h>
39#include <string.h>
40#include <device/pci_def.h>
41#include <device/pci_ids.h>
42#include <arch/io.h>
43#include <device/pnp_def.h>
44#include <arch/romcc_io.h>
45#include <cpu/x86/lapic.h>
46#include "option_table.h"
47#include "pc80/mc146818rtc_early.c"
Patrick Georgi12584e22010-05-08 09:14:51 +000048#include <console/console.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000049#if CONFIG_USBDEBUG_DIRECT
50#include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug_direct.c"
51#include "pc80/usbdebug_direct_serial.c"
52#endif
53#include "lib/ramtest.c"
54
55#include <cpu/amd/model_10xxx_rev.h>
56
57#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
58#include "northbridge/amd/amdfam10/raminit.h"
59#include "northbridge/amd/amdfam10/amdfam10.h"
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000060#include "cpu/amd/model_fxx/apic_timer.c"
61#include "lib/delay.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000062
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000063#include "cpu/x86/lapic/boot_cpu.c"
64#include "northbridge/amd/amdfam10/reset_test.c"
65#include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
66
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000067#include "cpu/x86/bist.h"
68
69#include "northbridge/amd/amdfam10/debug.c"
70
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000071#include "cpu/x86/mtrr/earlymtrr.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000072
73#include "northbridge/amd/amdfam10/setup_resource_map.c"
74
75#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
76#define RTC_DEV PNP_DEV(0x2e, W83627EHG_RTC)
77
78#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
79
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000080static inline void activate_spd_rom(const struct mem_controller *ctrl)
81{
82 /* nothing to do */
83}
84
85static inline int spd_read_byte(unsigned device, unsigned address)
86{
87 return smbus_read_byte(device, address);
88}
89
90#include "northbridge/amd/amdfam10/amdfam10.h"
91#include "northbridge/amd/amdht/ht_wrapper.c"
92
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000093#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
94#include "northbridge/amd/amdfam10/raminit_amdmct.c"
95#include "northbridge/amd/amdfam10/amdfam10_pci.c"
96
97#include "resourcemap.c"
98
99#include "cpu/amd/quadcore/quadcore.c"
100
101#define MCP55_NUM 1
102#define MCP55_USE_NIC 1
103#define MCP55_USE_AZA 1
104
105#define MCP55_PCI_E_X_0 1
106
107#define MCP55_MB_SETUP \
108 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
109 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
110 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
111 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
112 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
113 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
114
115#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
116#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
117
Stefan Reinauer853263b2010-04-09 10:43:49 +0000118
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000119
120#include "cpu/amd/car/post_cache_as_ram.c"
121
Myles Watson075fbe82010-04-15 05:19:29 +0000122#include "cpu/amd/microcode/microcode.c"
123#include "cpu/amd/model_10xxx/update_microcode.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000124#include "cpu/amd/model_10xxx/init_cpus.c"
125
126#include "cpu/amd/model_10xxx/fidvid.c"
127
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000128#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
129#include "northbridge/amd/amdfam10/early_ht.c"
130
131static void sio_setup(void)
132{
Stefan Reinauer8b547b12010-03-30 09:56:35 +0000133 u32 dword;
134 u8 byte;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000135
Uwe Hermann5fa76e22010-03-01 20:16:38 +0000136 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
137 byte |= 0x20;
138 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000139
Uwe Hermann5fa76e22010-03-01 20:16:38 +0000140 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
141 dword |= (1<<0);
142 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000143}
144
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000145#include "spd_addr.h"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000146
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000147void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000148{
149 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
150
151 u32 bsp_apicid = 0;
152 u32 val;
153 u8 reg;
154 u32 wants_reset;
155 msr_t msr;
156
Patrick Georgi2bd91002010-03-18 16:46:50 +0000157 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000158 /* Nothing special needs to be done to find bus 0 */
159 /* Allow the HT devices to be found */
160
161 set_bsp_node_CHtExtNodeCfgEn();
162 enumerate_ht_chain();
163
164 sio_setup();
165
166 /* Setup the mcp55 */
167 mcp55_enable_rom();
168 }
169
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000170 post_code(0x30);
171
172 if (bist == 0) {
173 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
174 }
175
176 post_code(0x32);
177
178 pnp_enter_ext_func_mode(SERIAL_DEV);
179 /* We have 24MHz input. */
180 reg = pnp_read_config(SERIAL_DEV, 0x24);
181 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
182 pnp_exit_ext_func_mode(SERIAL_DEV);
183
184 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
185 uart_init();
186 console_init();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000187 printk(BIOS_DEBUG, "\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000188
189 /* Halt if there was a built in self test failure */
190 report_bist_failure(bist);
191
192#if CONFIG_USBDEBUG_DIRECT
193 mcp55_enable_usbdebug_direct(DBGP_DEFAULT);
194 early_usbdebug_direct_init();
195#endif
196
197 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000198 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000199 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000200 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000201 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000202
203 /* Setup sysinfo defaults */
204 set_sysinfo_in_ram(0);
205
206 update_microcode(val);
207 post_code(0x33);
208
209 cpuSetAMDMSR();
210 post_code(0x34);
211
212 amd_ht_init(sysinfo);
213 post_code(0x35);
214
215 /* Setup nodes PCI space and start core 0 AP init. */
216 finalize_node_setup(sysinfo);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000217 printk(BIOS_DEBUG, "finalize_node_setup done\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000218
219 /* Setup any mainboard PCI settings etc. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000220 printk(BIOS_DEBUG, "setup_mb_resource_map begin\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000221 setup_mb_resource_map();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000222 printk(BIOS_DEBUG, "setup_mb_resource_map end\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000223 post_code(0x36);
224
225 /* wait for all the APs core0 started by finalize_node_setup. */
226 /* FIXME: A bunch of cores are going to start output to serial at once.
227 * It would be nice to fixup prink spinlocks for ROM XIP mode.
228 * I think it could be done by putting the spinlock flag in the cache
229 * of the BSP located right after sysinfo.
230 */
231 wait_all_core0_started();
232
233#if CONFIG_LOGICAL_CPUS==1
234 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000235 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000236 start_other_cores();
237 post_code(0x37);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000238 printk(BIOS_DEBUG, "wait_all_other_cores_started()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000239 wait_all_other_cores_started(bsp_apicid);
240#endif
241
242 post_code(0x38);
243
Myles Watson9b43afd2010-04-08 15:09:53 +0000244#if SET_FIDVID == 1
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000245 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000246 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000247
248 /* FIXME: The sb fid change may survive the warm reset and only
249 * need to be done once.*/
250 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
251
252 post_code(0x39);
253
254 if (!warm_reset_detect(0)) { // BSP is node 0
255 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
256 } else {
257 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
258 }
259
260 post_code(0x3A);
261
262 /* show final fid and vid */
263 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000264 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000265#endif
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000266 init_timer(); /* Need to use TMICT to synconize FID/VID. */
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000267
268 wants_reset = mcp55_early_setup_x();
269
270 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
271 if (!warm_reset_detect(0)) {
272 print_info("...WARM RESET...\n\n\n");
273 soft_reset();
274 die("After soft_reset_x - shouldn't see this message!!!\n");
275 }
276
277 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000278 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000279
280 post_code(0x3B);
281
282 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000283 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000284 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
285 post_code(0x3D);
286
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000287 printk(BIOS_DEBUG, "enable_smbus()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000288 enable_smbus();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000289
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000290 post_code(0x40);
291
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000292 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000293 raminit_amdmct(sysinfo);
294 post_code(0x41);
295
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000296 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000297 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
298 post_code(0x43); // Should never see this post code.
299}
300