blob: 96806609d9f25dbd5bee3d53c9b7126b2d81be56 [file] [log] [blame]
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#define ASSEMBLY 1
23#define __PRE_RAM__
24
25#define RAMINIT_SYSINFO 1
26
27#define FAM10_SCAN_PCI_BUS 0
28#define FAM10_ALLOCATE_IO_RANGE 1
29
30#define QRANK_DIMM_SUPPORT 1
31
32#if CONFIG_LOGICAL_CPUS==1
33#define SET_NB_CFG_54 1
34#endif
35
36#define FAM10_SET_FIDVID 1
37#define FAM10_SET_FIDVID_CORE_RANGE 0
38
39#define DBGP_DEFAULT 7
40
41#include <stdint.h>
42#include <string.h>
43#include <device/pci_def.h>
44#include <device/pci_ids.h>
45#include <arch/io.h>
46#include <device/pnp_def.h>
47#include <arch/romcc_io.h>
48#include <cpu/x86/lapic.h>
49#include "option_table.h"
50#include "pc80/mc146818rtc_early.c"
51#include "pc80/serial.c"
52
53 static void post_code(u8 value) {
54 outb(value, 0x80);
55 }
56
57#if CONFIG_USE_FAILOVER_IMAGE==0
58#include "arch/i386/lib/console.c"
59#if CONFIG_USBDEBUG_DIRECT
60#include "southbridge/nvidia/mcp55/mcp55_enable_usbdebug_direct.c"
61#include "pc80/usbdebug_direct_serial.c"
62#endif
63#include "lib/ramtest.c"
64
65#include <cpu/amd/model_10xxx_rev.h>
66
67#include "southbridge/nvidia/mcp55/mcp55_early_smbus.c"
68#include "northbridge/amd/amdfam10/raminit.h"
69#include "northbridge/amd/amdfam10/amdfam10.h"
70
71#endif
72
73#include "cpu/x86/lapic/boot_cpu.c"
74#include "northbridge/amd/amdfam10/reset_test.c"
75#include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
76
77#if CONFIG_USE_FAILOVER_IMAGE==0
78
79#include "cpu/x86/bist.h"
80
81#include "northbridge/amd/amdfam10/debug.c"
82
83#include "cpu/amd/mtrr/amd_earlymtrr.c"
84
85#include "northbridge/amd/amdfam10/setup_resource_map.c"
86
87#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
88#define RTC_DEV PNP_DEV(0x2e, W83627EHG_RTC)
89
90#include "southbridge/nvidia/mcp55/mcp55_early_ctrl.c"
91
92static void memreset_setup(void)
93{
94}
95
96static void memreset(int controllers, const struct mem_controller *ctrl)
97{
98}
99
100static inline void activate_spd_rom(const struct mem_controller *ctrl)
101{
102 /* nothing to do */
103}
104
105static inline int spd_read_byte(unsigned device, unsigned address)
106{
107 return smbus_read_byte(device, address);
108}
109
110#include "northbridge/amd/amdfam10/amdfam10.h"
111#include "northbridge/amd/amdht/ht_wrapper.c"
112
113#include "include/cpu/x86/mem.h"
114#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
115#include "northbridge/amd/amdfam10/raminit_amdmct.c"
116#include "northbridge/amd/amdfam10/amdfam10_pci.c"
117
118#include "resourcemap.c"
119
120#include "cpu/amd/quadcore/quadcore.c"
121
122#define MCP55_NUM 1
123#define MCP55_USE_NIC 1
124#define MCP55_USE_AZA 1
125
126#define MCP55_PCI_E_X_0 1
127
128#define MCP55_MB_SETUP \
129 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
130 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
131 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
132 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
133 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
134 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
135
136#include "southbridge/nvidia/mcp55/mcp55_early_setup_ss.h"
137#include "southbridge/nvidia/mcp55/mcp55_early_setup_car.c"
138
139#include "cpu/amd/car/copy_and_run.c"
140
141#include "cpu/amd/car/post_cache_as_ram.c"
142
143#include "cpu/amd/model_10xxx/init_cpus.c"
144
145#include "cpu/amd/model_10xxx/fidvid.c"
146
147#endif
148
149#if ((CONFIG_HAVE_FAILOVER_BOOT==1) && (CONFIG_USE_FAILOVER_IMAGE == 1)) || ((CONFIG_HAVE_FAILOVER_BOOT==0) && (CONFIG_USE_FALLBACK_IMAGE == 1))
150
151#include "southbridge/nvidia/mcp55/mcp55_enable_rom.c"
152#include "northbridge/amd/amdfam10/early_ht.c"
153
154static void sio_setup(void)
155{
156
157 unsigned value;
158 uint32_t dword;
159 uint8_t byte;
160
161 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
162 byte |= 0x20;
163 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
164
165 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
166 dword |= (1<<0);
167 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
168
169
170}
171
172void failover_process(unsigned long bist, unsigned long cpu_init_detectedx)
173{
174 unsigned last_boot_normal_x = last_boot_normal();
175
176 /* Is this a cpu only reset? or Is this a secondary cpu? */
177 if ((cpu_init_detectedx) || (!boot_cpu())) {
178 if (last_boot_normal_x) {
179 goto normal_image;
180 } else {
181 goto fallback_image;
182 }
183 }
184
185 /* Nothing special needs to be done to find bus 0 */
186 /* Allow the HT devices to be found */
187
188 set_bsp_node_CHtExtNodeCfgEn();
189 enumerate_ht_chain();
190
191 sio_setup();
192
193 /* Setup the mcp55 */
194 mcp55_enable_rom();
195
196 /* Is this a deliberate reset by the bios */
197 if (bios_reset_detected() && last_boot_normal_x) {
198 goto normal_image;
199 }
200 /* This is the primary cpu how should I boot? */
201 else if (do_normal_boot()) {
202 goto normal_image;
203 }
204 else {
205 goto fallback_image;
206 }
207 normal_image:
208 __asm__ volatile ("jmp __normal_image"
209 : /* outputs */
210 : "a" (bist), "b" (cpu_init_detectedx) /* inputs */
211 );
212
213 fallback_image:
214#if CONFIG_HAVE_FAILOVER_BOOT==1
215 __asm__ volatile ("jmp __fallback_image"
216 : /* outputs */
217 : "a" (bist), "b" (cpu_init_detectedx) /* inputs */
218 )
219#endif
220 ;
221}
222#endif
223void real_main(unsigned long bist, unsigned long cpu_init_detectedx);
224
225void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
226{
227#if CONFIG_HAVE_FAILOVER_BOOT==1
228 #if CONFIG_USE_FAILOVER_IMAGE==1
229 failover_process(bist, cpu_init_detectedx);
230 #else
231 real_main(bist, cpu_init_detectedx);
232 #endif
233#else
234 #if CONFIG_USE_FALLBACK_IMAGE == 1
235 failover_process(bist, cpu_init_detectedx);
236 #endif
237 real_main(bist, cpu_init_detectedx);
238#endif
239}
240
241#if CONFIG_USE_FAILOVER_IMAGE==0
242#include "spd_addr.h"
243#include "cpu/amd/microcode/microcode.c"
244#include "cpu/amd/model_10xxx/update_microcode.c"
245
246void real_main(unsigned long bist, unsigned long cpu_init_detectedx)
247{
248 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
249
250 u32 bsp_apicid = 0;
251 u32 val;
252 u8 reg;
253 u32 wants_reset;
254 msr_t msr;
255
256 post_code(0x30);
257
258 if (bist == 0) {
259 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
260 }
261
262 post_code(0x32);
263
264 pnp_enter_ext_func_mode(SERIAL_DEV);
265 /* We have 24MHz input. */
266 reg = pnp_read_config(SERIAL_DEV, 0x24);
267 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
268 pnp_exit_ext_func_mode(SERIAL_DEV);
269
270 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
271 uart_init();
272 console_init();
273 printk_debug("\n");
274
275 /* Halt if there was a built in self test failure */
276 report_bist_failure(bist);
277
278#if CONFIG_USBDEBUG_DIRECT
279 mcp55_enable_usbdebug_direct(DBGP_DEFAULT);
280 early_usbdebug_direct_init();
281#endif
282
283 val = cpuid_eax(1);
284 printk_debug("BSP Family_Model: %08x \n", val);
285 printk_debug("*sysinfo range: ["); print_debug_hex32((u32)sysinfo); print_debug(","); print_debug_hex32((u32)sysinfo+sizeof(struct sys_info)); print_debug("]\n");
286 printk_debug("bsp_apicid = %02x \n", bsp_apicid);
287 printk_debug("cpu_init_detectedx = %08x \n", cpu_init_detectedx);
288
289 /* Setup sysinfo defaults */
290 set_sysinfo_in_ram(0);
291
292 update_microcode(val);
293 post_code(0x33);
294
295 cpuSetAMDMSR();
296 post_code(0x34);
297
298 amd_ht_init(sysinfo);
299 post_code(0x35);
300
301 /* Setup nodes PCI space and start core 0 AP init. */
302 finalize_node_setup(sysinfo);
303 printk_debug("finalize_node_setup done \n");
304
305 /* Setup any mainboard PCI settings etc. */
306 printk_debug("setup_mb_resource_map begin \n");
307 setup_mb_resource_map();
308 printk_debug("setup_mb_resource_map end \n");
309 post_code(0x36);
310
311 /* wait for all the APs core0 started by finalize_node_setup. */
312 /* FIXME: A bunch of cores are going to start output to serial at once.
313 * It would be nice to fixup prink spinlocks for ROM XIP mode.
314 * I think it could be done by putting the spinlock flag in the cache
315 * of the BSP located right after sysinfo.
316 */
317 wait_all_core0_started();
318
319#if CONFIG_LOGICAL_CPUS==1
320 /* Core0 on each node is configured. Now setup any additional cores. */
321 printk_debug("start_other_cores()\n");
322 start_other_cores();
323 post_code(0x37);
324 printk_debug("wait_all_other_cores_started()\n");
325 wait_all_other_cores_started(bsp_apicid);
326#endif
327
328 post_code(0x38);
329
330#if FAM10_SET_FIDVID == 1
331 msr = rdmsr(0xc0010071);
332 printk_debug("\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
333
334 /* FIXME: The sb fid change may survive the warm reset and only
335 * need to be done once.*/
336 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
337
338 post_code(0x39);
339
340 if (!warm_reset_detect(0)) { // BSP is node 0
341 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
342 } else {
343 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
344 }
345
346 post_code(0x3A);
347
348 /* show final fid and vid */
349 msr=rdmsr(0xc0010071);
350 printk_debug("End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
351#endif
352
353 wants_reset = mcp55_early_setup_x();
354
355 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
356 if (!warm_reset_detect(0)) {
357 print_info("...WARM RESET...\n\n\n");
358 soft_reset();
359 die("After soft_reset_x - shouldn't see this message!!!\n");
360 }
361
362 if (wants_reset)
363 printk_debug("mcp55_early_setup_x wanted additional reset!\n");
364
365 post_code(0x3B);
366
367 /* It's the time to set ctrl in sysinfo now; */
368 printk_debug("fill_mem_ctrl()\n");
369 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
370 post_code(0x3D);
371
372 printk_debug("enable_smbus()\n");
373 enable_smbus();
374 post_code(0x3E);
375
376 memreset_setup();
377 post_code(0x40);
378
379 printk_debug("raminit_amdmct()\n");
380 raminit_amdmct(sysinfo);
381 post_code(0x41);
382
383 printk_debug("\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
384 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
385 post_code(0x43); // Should never see this post code.
386}
387
388
389#endif