blob: 45f05a59bc6c4c1db458e4e9c8f255e56028bd92 [file] [log] [blame]
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010019 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000020 */
21
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000022#define FAM10_SCAN_PCI_BUS 0
23#define FAM10_ALLOCATE_IO_RANGE 1
24
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000025#include <stdint.h>
26#include <string.h>
27#include <device/pci_def.h>
28#include <device/pci_ids.h>
29#include <arch/io.h>
30#include <device/pnp_def.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000031#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000032#include <console/console.h>
Patrick Georgid0835952010-10-05 09:07:10 +000033#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000034#include <spd.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000035#include <cpu/amd/model_10xxx_rev.h>
stepan836ae292010-12-08 05:42:47 +000036#include "southbridge/nvidia/mcp55/early_smbus.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <northbridge/amd/amdfam10/raminit.h>
38#include <northbridge/amd/amdfam10/amdfam10.h>
Stefan Reinauerbcb8c972010-04-25 18:06:32 +000039#include "lib/delay.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110040#include <cpu/x86/lapic.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000041#include "northbridge/amd/amdfam10/reset_test.c"
Edward O'Callaghan9e308b92014-04-27 23:28:31 +100042#include <superio/winbond/common/winbond.h>
Edward O'Callaghan793a4292014-04-03 14:30:58 +110043#include <superio/winbond/w83627ehg/w83627ehg.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110044#include <cpu/x86/bist.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000045#include "northbridge/amd/amdfam10/debug.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000046#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000047#include "southbridge/nvidia/mcp55/early_ctrl.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000048
49#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000050
Uwe Hermann7b997052010-11-21 22:47:22 +000051static void activate_spd_rom(const struct mem_controller *ctrl) { }
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000052
53static inline int spd_read_byte(unsigned device, unsigned address)
54{
55 return smbus_read_byte(device, address);
56}
57
Edward O'Callaghan77757c22015-01-04 21:33:39 +110058#include <northbridge/amd/amdfam10/amdfam10.h>
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000059#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000060#include "northbridge/amd/amdfam10/pci.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000061#include "resourcemap.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000062#include "cpu/amd/quadcore/quadcore.c"
63
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000064#define MCP55_MB_SETUP \
65 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
66 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
67 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
68 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
69 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
70 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
71
Edward O'Callaghan77757c22015-01-04 21:33:39 +110072#include <southbridge/nvidia/mcp55/early_setup_ss.h>
stepan836ae292010-12-08 05:42:47 +000073#include "southbridge/nvidia/mcp55/early_setup_car.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110074#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000075
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000076#include "cpu/amd/model_10xxx/init_cpus.c"
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000077#include "northbridge/amd/amdfam10/early_ht.c"
78
79static void sio_setup(void)
80{
Stefan Reinauer8b547b12010-03-30 09:56:35 +000081 u32 dword;
82 u8 byte;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000083
Uwe Hermann5fa76e22010-03-01 20:16:38 +000084 byte = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
85 byte |= 0x20;
86 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000087
Uwe Hermann5fa76e22010-03-01 20:16:38 +000088 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
89 dword |= (1<<0);
90 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +000091}
92
Uwe Hermann26535d62010-11-20 20:36:40 +000093static const u8 spd_addr[] = {
94 //first node
95 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
96#if CONFIG_MAX_PHYSICAL_CPUS > 1
97 //second node
98 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
99#endif
100};
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000101
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000102void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000103{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100104 struct sys_info *sysinfo = &sysinfo_car;
Uwe Hermann7b997052010-11-21 22:47:22 +0000105 u32 bsp_apicid = 0, val, wants_reset;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000106 u8 reg;
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000107 msr_t msr;
108
Patrick Georgi2bd91002010-03-18 16:46:50 +0000109 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000110 /* Nothing special needs to be done to find bus 0 */
111 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000112 set_bsp_node_CHtExtNodeCfgEn();
113 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000114 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000115 }
116
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000117 post_code(0x30);
118
Uwe Hermann7b997052010-11-21 22:47:22 +0000119 if (bist == 0)
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000120 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000121
122 post_code(0x32);
123
124 pnp_enter_ext_func_mode(SERIAL_DEV);
125 /* We have 24MHz input. */
126 reg = pnp_read_config(SERIAL_DEV, 0x24);
127 pnp_write_config(SERIAL_DEV, 0x24, (reg & 0xbf));
128 pnp_exit_ext_func_mode(SERIAL_DEV);
129
Edward O'Callaghan9e308b92014-04-27 23:28:31 +1000130 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000131 console_init();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000132
133 /* Halt if there was a built in self test failure */
134 report_bist_failure(bist);
135
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000136 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000137 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000138 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000139 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000140 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000141
142 /* Setup sysinfo defaults */
143 set_sysinfo_in_ram(0);
144
145 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200146
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000147 post_code(0x33);
148
149 cpuSetAMDMSR();
150 post_code(0x34);
151
152 amd_ht_init(sysinfo);
153 post_code(0x35);
154
155 /* Setup nodes PCI space and start core 0 AP init. */
156 finalize_node_setup(sysinfo);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000157 printk(BIOS_DEBUG, "finalize_node_setup done\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000158
159 /* Setup any mainboard PCI settings etc. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000160 printk(BIOS_DEBUG, "setup_mb_resource_map begin\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000161 setup_mb_resource_map();
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000162 printk(BIOS_DEBUG, "setup_mb_resource_map end\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000163 post_code(0x36);
164
165 /* wait for all the APs core0 started by finalize_node_setup. */
166 /* FIXME: A bunch of cores are going to start output to serial at once.
167 * It would be nice to fixup prink spinlocks for ROM XIP mode.
168 * I think it could be done by putting the spinlock flag in the cache
169 * of the BSP located right after sysinfo.
170 */
171 wait_all_core0_started();
172
Patrick Georgie1667822012-05-05 15:29:32 +0200173#if CONFIG_LOGICAL_CPUS
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000174 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000175 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000176 start_other_cores();
177 post_code(0x37);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000178 printk(BIOS_DEBUG, "wait_all_other_cores_started()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000179 wait_all_other_cores_started(bsp_apicid);
180#endif
181
182 post_code(0x38);
183
Patrick Georgi76e81522010-11-16 21:25:29 +0000184#if CONFIG_SET_FIDVID
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000185 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000186 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000187
188 /* FIXME: The sb fid change may survive the warm reset and only
189 * need to be done once.*/
190 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
191
192 post_code(0x39);
193
194 if (!warm_reset_detect(0)) { // BSP is node 0
195 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
196 } else {
197 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
198 }
199
200 post_code(0x3A);
201
202 /* show final fid and vid */
203 msr=rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000204 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000205#endif
Paul Menzel4549e5a2014-02-02 22:05:48 +0100206 init_timer(); /* Need to use TMICT to synchronize FID/VID. */
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000207
208 wants_reset = mcp55_early_setup_x();
209
210 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
211 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800212 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000213 soft_reset();
214 die("After soft_reset_x - shouldn't see this message!!!\n");
215 }
216
217 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000218 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000219
220 post_code(0x3B);
221
222 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000223 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000224 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
225 post_code(0x3D);
226
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000227 printk(BIOS_DEBUG, "enable_smbus()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000228 enable_smbus();
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000229
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000230 post_code(0x40);
231
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000232 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000233 raminit_amdmct(sysinfo);
234 post_code(0x41);
235
Timothy Pearsond3b2bbe2010-03-01 10:56:51 +0000236 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
237 post_code(0x43); // Should never see this post code.
238}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000239
240/**
241 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
242 * Description:
243 * This routine is called every time a non-coherent chain is processed.
244 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
245 * swap list. The first part of the list controls the BUID assignment and the
246 * second part of the list provides the device to device linking. Device orientation
247 * can be detected automatically, or explicitly. See documentation for more details.
248 *
249 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
250 * based on each device's unit count.
251 *
252 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700253 * @param[in] node = The node on which this chain is located
254 * @param[in] link = The link on the host for this chain
255 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000256 */
257BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
258{
259 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
260 /* If the BUID was adjusted in early_ht we need to do the manual override */
261 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
262 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
263 if ((node == 0) && (link == 0)) { /* BSP SB link */
264 *List = swaplist;
265 return 1;
266 }
267 }
268
269 return 0;
270}