blob: e6904da75fe0715d696c32d46c3b7d3876b5f771 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Mario Scheithauer9116eb62018-08-23 11:39:19 +02005 * Copyright (C) 2017 - 2018 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
24#include <cpu/cpu.h>
Andrey Petrova697c192016-12-07 10:47:46 -080025#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053026#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080027#include <device/device.h>
28#include <device/pci.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020029#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053030#include <intelblocks/chip.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053031#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053032#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053033#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070034#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080035#include <fsp/api.h>
36#include <fsp/util.h>
Duncan Lauriebf713b02018-05-07 15:33:18 -070037#include <intelblocks/acpi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053038#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070039#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070040#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080041#include <romstage_handoff.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070042#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070043#include <soc/itss.h>
Andrey Petrov868679f2016-05-12 19:11:48 -070044#include <soc/intel/common/vbt.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070045#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080046#include <soc/pci_devs.h>
Furquan Shaikh6ac226d2016-06-15 17:13:20 -070047#include <spi-generic.h>
Aaron Durbinac3e4822017-06-14 13:21:00 -050048#include <soc/cpu.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070049#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053050#include <soc/systemagent.h>
John Zhao7dff7262018-07-30 13:54:25 -070051#include <timer.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080052
53#include "chip.h"
54
John Zhao7dff7262018-07-30 13:54:25 -070055#define DUAL_ROLE_CFG0 0x80d8
56#define SW_VBUS_VALID_MASK (1 << 24)
57#define SW_IDPIN_EN_MASK (1 << 21)
58#define SW_IDPIN_MASK (1 << 20)
59#define SW_IDPIN_HOST (0 << 20)
60#define DUAL_ROLE_CFG1 0x80dc
61#define DRD_MODE_MASK (1 << 29)
62#define DRD_MODE_HOST (1 << 29)
63
Duncan Lauriebf713b02018-05-07 15:33:18 -070064const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070065{
66 if (dev->path.type == DEVICE_PATH_DOMAIN)
67 return "PCI0";
68
Duncan Lauriebf713b02018-05-07 15:33:18 -070069 if (dev->path.type == DEVICE_PATH_USB) {
70 switch (dev->path.usb.port_type) {
71 case 0:
72 /* Root Hub */
73 return "RHUB";
74 case 2:
75 /* USB2 ports */
76 switch (dev->path.usb.port_id) {
77 case 0: return "HS01";
78 case 1: return "HS02";
79 case 2: return "HS03";
80 case 3: return "HS04";
81 case 4: return "HS05";
82 case 5: return "HS06";
83 case 6: return "HS07";
84 case 7: return "HS08";
85 }
86 break;
87 case 3:
88 /* USB3 ports */
89 switch (dev->path.usb.port_id) {
90 case 0: return "SS01";
91 case 1: return "SS02";
92 case 2: return "SS03";
93 case 3: return "SS04";
94 case 4: return "SS05";
95 case 5: return "SS06";
96 }
97 break;
98 }
99 return NULL;
100 }
101
Duncan Laurie02fcc882016-06-27 10:51:17 -0700102 if (dev->path.type != DEVICE_PATH_PCI)
103 return NULL;
104
105 switch (dev->path.pci.devfn) {
106 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530107 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700108 return "MCHC";
109 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530110 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700111 return "LPCB";
112 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530113 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700114 return "XHCI";
115 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530116 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700117 return "HDAS";
118 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530119 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700120 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530121 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700122 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530123 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700124 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530125 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700126 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530127 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700128 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530129 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700130 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530131 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700132 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530133 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700134 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530135 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700136 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530137 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700138 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530139 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700140 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530141 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700142 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530143 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700144 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530145 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700146 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530147 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700148 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530149 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700150 return "I2C7";
151 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530152 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700153 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530154 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700155 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530156 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700157 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700158 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700159 case PCH_DEVFN_PCIE1:
160 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700161 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700162 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700163 }
164
165 return NULL;
166}
167
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200168static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800169{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800170 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800171}
172
173static struct device_operations pci_domain_ops = {
174 .read_resources = pci_domain_read_resources,
175 .set_resources = pci_domain_set_resources,
176 .enable_resources = NULL,
177 .init = NULL,
178 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700179 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800180};
181
182static struct device_operations cpu_bus_ops = {
183 .read_resources = DEVICE_NOOP,
184 .set_resources = DEVICE_NOOP,
185 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500186 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800187 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700188 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800189};
190
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200191static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800192{
193 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800194 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800195 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800196 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800197 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800198}
199
Kane Chend7796052016-07-11 12:17:13 +0800200/*
201 * If the PCIe root port at function 0 is disabled,
202 * the PCIe root ports might be coalesced after FSP silicon init.
203 * The below function will swap the devfn of the first enabled device
204 * in devicetree and function 0 resides a pci device
205 * so that it won't confuse coreboot.
206 */
207static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
208{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200209 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800210 unsigned int devfn;
211 int i;
212 unsigned int inc = PCI_DEVFN(0, 1);
213
214 func0 = dev_find_slot(0, devfn0);
215 if (func0 == NULL)
216 return;
217
218 /* No more functions if function 0 is disabled. */
219 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
220 return;
221
222 devfn = devfn0 + inc;
223
224 /*
225 * Increase funtion by 1.
226 * Then find first enabled device to replace func0
227 * as that port was move to func0.
228 */
229 for (i = 1; i < num_funcs; i++, devfn += inc) {
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200230 struct device *dev = dev_find_slot(0, devfn);
Kane Chend7796052016-07-11 12:17:13 +0800231 if (dev == NULL)
232 continue;
233
234 if (!dev->enabled)
235 continue;
236 /* Found the first enabled device in given dev number */
237 func0->path.pci.devfn = dev->path.pci.devfn;
238 dev->path.pci.devfn = devfn0;
239 break;
240 }
241}
242
243static void pcie_override_devicetree_after_silicon_init(void)
244{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530245 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
246 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800247}
248
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530249/* Configure package power limits */
250static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530251{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530252 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530253 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530254 msr_t rapl_msr_reg, limit;
255 uint32_t power_unit;
256 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530257 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530258
Mario Scheithauer38b61002017-07-25 10:52:41 +0200259 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
260 printk(BIOS_INFO, "Skip the RAPL settings.\n");
261 return;
262 }
263
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530264 if (!dev || !dev->chip_info) {
265 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
266 return;
267 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530268
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530269 cfg = dev->chip_info;
270
271 /* Get units */
272 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
273 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
274
275 /* Get power defaults for this SKU */
276 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
277 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530278 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530279 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
280 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
281
282 if (min_power > 0 && tdp < min_power)
283 tdp = min_power;
284
285 if (max_power > 0 && tdp > max_power)
286 tdp = max_power;
287
288 /* Set PL1 override value */
289 tdp = (cfg->tdp_pl1_override_mw == 0) ?
290 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530291 /* Set PL2 override value */
292 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
293 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530294
295 /* Set long term power limit to TDP */
296 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530297 /* Set PL1 Pkg Power clamp bit */
298 limit.lo |= PKG_POWER_LIMIT_CLAMP;
299
300 limit.lo |= PKG_POWER_LIMIT_EN;
301 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
302 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
303
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530304 /* Set short term power limit PL2 */
305 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
306 limit.hi |= PKG_POWER_LIMIT_EN;
307
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530308 /* Program package power limits in RAPL MSR */
309 wrmsr(MSR_PKG_POWER_LIMIT, limit);
310 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
311 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530312 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
313 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530314
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530315 /* Setting RAPL MMIO register for Power limits.
316 * RAPL driver is using MSR instead of MMIO.
317 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530318 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
319 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530320}
321
Mario Scheithauer841416f2017-09-18 17:08:48 +0200322/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
323static void set_sci_irq(void)
324{
325 static struct soc_intel_apollolake_config *cfg;
326 struct device *dev = SA_DEV_ROOT;
327 uint32_t scis;
328
329 if (!dev || !dev->chip_info) {
330 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
331 return;
332 }
333
334 cfg = dev->chip_info;
335
336 /* Change only if a device tree entry exists. */
337 if (cfg->sci_irq) {
338 scis = soc_read_sci_irq_select();
339 scis &= ~SCI_IRQ_SEL;
340 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
341 soc_write_sci_irq_select(scis);
342 }
343}
344
Andrey Petrov70efecd2016-03-04 21:41:13 -0800345static void soc_init(void *data)
346{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700347 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800348
Aaron Durbin81d1e092016-07-13 01:49:10 -0500349 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
350 * default policy that doesn't honor boards' requirements. */
351 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
352
Aaron Durbin6c191d82016-11-29 21:22:42 -0600353 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700354
Aaron Durbin81d1e092016-07-13 01:49:10 -0500355 /* Restore GPIO IRQ polarities back to previous settings. */
356 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
357
Kane Chend7796052016-07-11 12:17:13 +0800358 /* override 'enabled' setting in device tree if needed */
359 pcie_override_devicetree_after_silicon_init();
360
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500361 /*
362 * Keep the P2SB device visible so it and the other devices are
363 * visible in coreboot for driver support and PCI resource allocation.
364 * There is a UPD setting for this, but it's more consistent to use
365 * hide and unhide symmetrically.
366 */
367 p2sb_unhide();
368
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700369 /* Allocate ACPI NVS in CBMEM */
370 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530371
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530372 /* Set RAPL MSR for Package power limits*/
373 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200374
375 /*
376 * FSP-S routes SCI to IRQ 9. With the help of this function you can
377 * select another IRQ for SCI.
378 */
379 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800380}
381
Andrey Petrov868679f2016-05-12 19:11:48 -0700382static void soc_final(void *data)
383{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700384 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700385 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700386 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700387 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700388}
389
Lee Leahybab8be22017-03-09 09:53:58 -0800390static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
391{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700392 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530393 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700394 silconfig->IshEnable = 0;
395 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530396 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700397 silconfig->EnableSata = 0;
398 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530399 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800400 silconfig->PcieRootPortEn[0] = 0;
401 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700402 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530403 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800404 silconfig->PcieRootPortEn[1] = 0;
405 silconfig->PcieRpHotPlug[1] = 0;
406 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530407 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800408 silconfig->PcieRootPortEn[2] = 0;
409 silconfig->PcieRpHotPlug[2] = 0;
410 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530411 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800412 silconfig->PcieRootPortEn[3] = 0;
413 silconfig->PcieRpHotPlug[3] = 0;
414 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530415 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800416 silconfig->PcieRootPortEn[4] = 0;
417 silconfig->PcieRpHotPlug[4] = 0;
418 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530419 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700420 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800421 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700422 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530423 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700424 silconfig->Usb30Mode = 0;
425 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530426 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700427 silconfig->UsbOtg = 0;
428 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530429 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700430 silconfig->I2c0Enable = 0;
431 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530432 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700433 silconfig->I2c1Enable = 0;
434 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530435 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700436 silconfig->I2c2Enable = 0;
437 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530438 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700439 silconfig->I2c3Enable = 0;
440 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530441 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700442 silconfig->I2c4Enable = 0;
443 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530444 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700445 silconfig->I2c5Enable = 0;
446 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530447 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700448 silconfig->I2c6Enable = 0;
449 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530450 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700451 silconfig->I2c7Enable = 0;
452 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530453 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700454 silconfig->Hsuart0Enable = 0;
455 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530456 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700457 silconfig->Hsuart1Enable = 0;
458 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530459 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700460 silconfig->Hsuart2Enable = 0;
461 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530462 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700463 silconfig->Hsuart3Enable = 0;
464 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530465 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700466 silconfig->Spi0Enable = 0;
467 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530468 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700469 silconfig->Spi1Enable = 0;
470 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530471 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700472 silconfig->Spi2Enable = 0;
473 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530474 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700475 silconfig->SdcardEnabled = 0;
476 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530477 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700478 silconfig->eMMCEnabled = 0;
479 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530480 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700481 silconfig->SdioEnabled = 0;
482 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530483 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700484 silconfig->SmbusEnable = 0;
485 break;
486 default:
487 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
488 PCI_SLOT(dev->path.pci.devfn),
489 PCI_FUNC(dev->path.pci.devfn));
490 break;
491 }
492}
493
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700494static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700495{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530496 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700497
498 if (!dev) {
499 printk(BIOS_ERR, "Could not find root device\n");
500 return;
501 }
502 /* Only disable bus 0 devices. */
503 for (dev = dev->bus->children; dev; dev = dev->sibling) {
504 if (!dev->enabled)
505 disable_dev(dev, silconfig);
506 }
507}
508
Hannah Williams3ff14a02017-05-05 16:30:22 -0700509static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
510 *cfg, FSP_S_CONFIG *silconfig)
511{
512#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
513 fields in FspsUpd.h yet */
514 uint8_t port;
515
516 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
517 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
518 silconfig->PortUsb20PerPortTxPeHalf[port] =
519 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
520
521 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
522 silconfig->PortUsb20PerPortPeTxiSet[port] =
523 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
524
525 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
526 silconfig->PortUsb20PerPortTxiSet[port] =
527 cfg->usb2eye[port].Usb20PerPortTxiSet;
528
529 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
530 silconfig->PortUsb20HsSkewSel[port] =
531 cfg->usb2eye[port].Usb20HsSkewSel;
532
533 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
534 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
535 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
536
537 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
538 silconfig->PortUsb20PerPortRXISet[port] =
539 cfg->usb2eye[port].Usb20PerPortRXISet;
540
541 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
542 silconfig->PortUsb20HsNpreDrvSel[port] =
543 cfg->usb2eye[port].Usb20HsNpreDrvSel;
544 }
545#endif
546}
547
548static void glk_fsp_silicon_init_params_cb(
549 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
550{
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700551#if IS_ENABLED(CONFIG_SOC_INTEL_GLK)
Hannah Williams3ff14a02017-05-05 16:30:22 -0700552 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700553
554 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
555 * settings using the device tree settings. This is because PCIe
556 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
557 * requires de-emphasis disabled. If we make this change common to both
558 * Apollolake and Geminilake, then we need to add mainboard device tree
559 * de-emphasis settings of 1 to Apollolake systems.
560 */
561 memcpy(silconfig->PcieRpSelectableDeemphasis,
562 cfg->pcie_rp_deemphasis_enable,
563 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700564 /*
565 * FSP does not know what the clock requirements are for the
566 * device on SPI bus, hence it should not modify what coreboot
567 * has set up. Hence skipping in FSP.
568 */
569 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700570
571 /*
572 * FSP provides UPD interface to execute IPC command. In order to
573 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
574 * PMIC PCH_PWROK delay.
575 */
576 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700577#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700578}
579
Aaron Durbin64031672018-04-21 14:45:32 -0600580void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800581{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200582 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800583}
584
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700585void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800586{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800587 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800588 static struct soc_intel_apollolake_config *cfg;
589
590 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200591 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800592
Subrata Banik2ee54db2017-03-05 12:37:00 +0530593 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700594
Patrick Georgi831d65d2016-04-14 11:53:48 +0200595 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800596 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
597 return;
598 }
599
Kane Chen5bddcc42017-08-22 11:37:18 +0800600 mainboard_devtree_update(dev);
601
Andrey Petrov70efecd2016-03-04 21:41:13 -0800602 cfg = dev->chip_info;
603
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700604 /* Parse device tree and disable unused device*/
605 parse_devicetree(silconfig);
606
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700607 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
608 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700609
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700610 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
611 sizeof(silconfig->PcieRpHotPlug));
612
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700613 if (cfg->emmc_tx_cmd_cntl != 0)
614 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
615 if (cfg->emmc_tx_data_cntl1 != 0)
616 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
617 if (cfg->emmc_tx_data_cntl2 != 0)
618 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
619 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
620 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
621 if (cfg->emmc_rx_strobe_cntl != 0)
622 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
623 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
624 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200625 if (cfg->emmc_host_max_speed != 0)
626 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700627
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700628 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
629
Lee Leahy07441b52017-03-09 10:59:25 -0800630 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700631 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800632 */
Cole Nelsonf357c252017-05-16 11:38:59 -0700633 if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK))
634 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700635
Subrata Banikf699c142018-06-08 17:57:37 +0530636 silconfig->SkipMpInit = !chip_get_fsp_mp_init();
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700637
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700638 /* Disable setting of EISS bit in FSP. */
639 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700640
641 /* Disable FSP from locking access to the RTC NVRAM */
642 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700643
644 /* Enable Audio clk gate and power gate */
645 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
646 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
647 /* Bios config lockdown Audio clk and power gate */
648 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700649 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
650 glk_fsp_silicon_init_params_cb(cfg, silconfig);
651 else
652 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700653
654 /* Enable xDCI controller if enabled in devicetree and allowed */
655 dev = dev_find_slot(0, PCH_DEVFN_XDCI);
656 if (!xdci_can_enable())
657 dev->enabled = 0;
658 silconfig->UsbOtg = dev->enabled;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800659}
660
661struct chip_operations soc_intel_apollolake_ops = {
662 CHIP_NAME("Intel Apollolake SOC")
663 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700664 .init = &soc_init,
665 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800666};
667
Andrey Petrova697c192016-12-07 10:47:46 -0800668static void drop_privilege_all(void)
669{
670 /* Drop privilege level on all the CPUs */
Subrata Banik33374972018-04-24 13:45:30 +0530671 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800672 printk(BIOS_ERR, "failed to enable untrusted mode\n");
673}
674
John Zhao7dff7262018-07-30 13:54:25 -0700675static void configure_xhci_host_mode_port0(void)
676{
677 uint32_t *cfg0;
678 uint32_t *cfg1;
679 const struct resource *res;
680 uint32_t reg;
681 struct stopwatch sw;
682 struct device *xhci_dev = PCH_DEV_XHCI;
683
684 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
685 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
686 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
687 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
688 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700689 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700690 return;
691
692 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
693 write32(cfg0, reg);
694
695 stopwatch_init_msecs_expire(&sw, 10);
696 /* Wait for the host mode status bit. */
697 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
698 if (stopwatch_expired(&sw)) {
699 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
700 return;
701 }
702 }
703
704 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
705 stopwatch_duration_msecs(&sw));
706}
707
708static int check_xdci_enable(void)
709{
710 struct device *dev = PCH_DEV_XDCI;
711
712 return !!dev->enabled;
713}
714
Lee Leahy806fa242016-08-01 13:55:02 -0700715void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800716{
Andrey Petrova697c192016-12-07 10:47:46 -0800717 if (phase == END_OF_FIRMWARE) {
718 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500719 p2sb_hide();
Andrey Petrova697c192016-12-07 10:47:46 -0800720 /*
721 * As per guidelines BIOS is recommended to drop CPU privilege
722 * level to IA_UNTRUSTED. After that certain device registers
723 * and MSRs become inaccessible supposedly increasing system
724 * security.
725 */
726 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700727
728 /*
729 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
730 * configures USB-C as device mode. Force USB-C into host mode.
731 */
732 if (check_xdci_enable())
733 configure_xhci_host_mode_port0();
Andrey Petrova697c192016-12-07 10:47:46 -0800734 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800735}
736
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700737/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800738 * spi_flash init() needs to run unconditionally on every boot (including
739 * resume) to allow write protect to be disabled for eventlog and nvram
740 * updates. This needs to be done as early as possible in ramstage. Thus, add a
741 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700742 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800743static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700744{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530745 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700746}
747
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800748BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);