blob: 92a99c43a370a937b19b9ea3cc937bf85782e7fa [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhaob3dfcb82017-08-16 22:18:52 -07003 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -07004 select ACPI_NHLT
Angel Pons8e035e32021-06-22 12:58:20 +02005 select ARCH_X86
Lijian Zhao32111172017-08-16 11:40:03 -07006 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -07007 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +05308 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -07009 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020010 select CPU_SUPPORTS_PM_TIMER_EMULATION
Felix Singer30fd5bf2020-12-07 10:37:10 +010011 select DISPLAY_FSP_VERSION_INFO
Matt DeVillier859a7812023-10-21 20:57:39 -050012 select DRIVERS_USB_ACPI
Sean Rhodes7bbc9a52022-07-18 11:31:00 +010013 select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060014 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070015 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053016 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Felix Singer2aeb6e402023-08-25 11:32:26 +020017 select FSP_USES_CB_STACK
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070018 select GENERIC_GPIO_LIB
Subrata Banik4225a792022-12-19 18:24:13 +053019 select HAVE_DPTF_EISA_HID
Abhay kumarfcf88202017-09-20 15:17:42 -070020 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010021 select HAVE_FSP_LOGO_SUPPORT
Felix Singer8ba94102021-12-31 00:15:18 +010022 select HAVE_HYPERTHREADING
Felix Singer2aeb6e402023-08-25 11:32:26 +020023 select HAVE_INTEL_FSP_REPO
Lijian Zhaof0eb9992017-09-14 14:51:12 -070024 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053025 select IDT_IN_EVERY_STAGE
Felix Singer30fd5bf2020-12-07 10:37:10 +010026 select INTEL_DESCRIPTOR_MODE_CAPABLE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070027 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020028 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070029 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070030 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070031 select PLATFORM_USES_FSP2_0
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020032 select PMC_GLOBAL_RESET_ENABLE_LOCK
Lijian Zhao81096042017-05-02 18:54:44 -070033 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -070034 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -070035 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -070036 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhnerc66e1c22020-11-12 23:50:37 +010037 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Angel Pons98f672a2021-02-19 19:42:10 +010038 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner320a3ab2021-01-01 21:14:16 +010039 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Tim Wawrzynczak6d444372021-07-01 08:42:01 -060040 select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
Arthur Heymans5e8c9062021-06-15 11:19:52 +020041 select SOC_INTEL_COMMON_BLOCK_CAR
Subrata Banikc4986eb2018-05-09 14:55:09 +053042 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070043 select SOC_INTEL_COMMON_BLOCK_CNVI
Andrey Petrov3e2e0502017-06-05 13:22:24 -070044 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -070045 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010046 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tim Wawrzynczak939440c2019-04-26 15:03:33 -060047 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -080048 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +080049 select SOC_INTEL_COMMON_BLOCK_HDA
Tim Wawrzynczakf9bb1b42021-06-25 13:02:16 -060050 select SOC_INTEL_COMMON_BLOCK_IRQ
Dinesh Gehlot9a5b7432023-02-20 13:57:16 +000051 select SOC_INTEL_COMMON_BLOCK_ME_SPEC_12
Felix Singer30fd5bf2020-12-07 10:37:10 +010052 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaodcf99b02017-07-30 15:40:10 -070053 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070054 select SOC_INTEL_COMMON_BLOCK_SCS
Brandon Breitensteinae154862017-08-01 11:32:06 -070055 select SOC_INTEL_COMMON_BLOCK_SMM
56 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik281e2c12021-11-21 01:38:13 +053057 select SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV
Felix Singer30fd5bf2020-12-07 10:37:10 +010058 select SOC_INTEL_COMMON_BLOCK_XHCI
59 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053060 select SOC_INTEL_COMMON_FSP_RESET
Felix Singer30fd5bf2020-12-07 10:37:10 +010061 select SOC_INTEL_COMMON_NHLT
Angel Ponseb90c512022-07-18 14:41:24 +020062 select SOC_INTEL_COMMON_PCH_CLIENT
Felix Singer30fd5bf2020-12-07 10:37:10 +010063 select SOC_INTEL_COMMON_RESET
Felix Singer2aeb6e402023-08-25 11:32:26 +020064 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banikaf27ac22022-02-18 00:44:15 +053065 select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
Lijian Zhaof0eb9992017-09-14 14:51:12 -070066 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -070067 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -070068 select TSC_MONOTONIC_TIMER
69 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +053070 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053071 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
72 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
73 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Lean Sheng Tan4c5b3f12023-03-13 14:55:19 +010074 select X86_CLFLUSH_CAR
Lijian Zhao81096042017-05-02 18:54:44 -070075
Elyes Haouas75750912023-08-21 20:39:25 +020076config SOC_INTEL_COFFEELAKE
77 bool
78 select SOC_INTEL_CANNONLAKE_BASE
Elyes Haouas75750912023-08-21 20:39:25 +020079 select HAVE_EXP_X86_64_SUPPORT
Elyes Haouas75750912023-08-21 20:39:25 +020080 select HECI_DISABLE_USING_SMM
81 select INTEL_CAR_NEM
Elyes Haouas75750912023-08-21 20:39:25 +020082
83config SOC_INTEL_WHISKEYLAKE
84 bool
85 select SOC_INTEL_CANNONLAKE_BASE
Elyes Haouas75750912023-08-21 20:39:25 +020086 select HECI_DISABLE_USING_SMM
87 select INTEL_CAR_NEM_ENHANCED
Elyes Haouas75750912023-08-21 20:39:25 +020088
89config SOC_INTEL_COMETLAKE
90 bool
91 select SOC_INTEL_CANNONLAKE_BASE
Elyes Haouas75750912023-08-21 20:39:25 +020092 select INTEL_CAR_NEM_ENHANCED
93 select PMC_IPC_ACPI_INTERFACE if DISABLE_HECI1_AT_PRE_BOOT
Elyes Haouas75750912023-08-21 20:39:25 +020094 select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC
95 select SOC_INTEL_COMMON_BASECODE
96 select SOC_INTEL_COMMON_BASECODE_RAMTOP
97
98config SOC_INTEL_COMETLAKE_1
99 bool
100 select SOC_INTEL_COMETLAKE
101
102config SOC_INTEL_COMETLAKE_2
103 bool
104 select SOC_INTEL_COMETLAKE
105
Jonathon Hall4dfa9062023-09-27 13:04:11 -0400106config SOC_INTEL_COMETLAKE_1_2
107 bool
108 select SOC_INTEL_COMETLAKE
109 select PLATFORM_USES_SECOND_FSP
110 help
111 Support both CML v1 and v2, for boards that may have either stepping.
112 Embeds both FSPs and selects the correct one at runtime. The second
113 FSP consumes about 800 KiB of flash space.
114
115 The first FSP is for CML v1, the second is for CML v2.
116
Elyes Haouas75750912023-08-21 20:39:25 +0200117config SOC_INTEL_COMETLAKE_S
118 bool
119 select SOC_INTEL_COMETLAKE
120
121config SOC_INTEL_COMETLAKE_V
122 bool
123 select SOC_INTEL_COMETLAKE
124
125config SOC_INTEL_CANNONLAKE_PCH_H
126 bool
127
128if SOC_INTEL_CANNONLAKE_BASE
129
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100130config MAX_CPUS
131 int
Felix Singerff93c932022-07-22 09:45:45 -0600132 default 20 if SOC_INTEL_CANNONLAKE_PCH_H && SOC_INTEL_COMETLAKE
133 default 16 if SOC_INTEL_CANNONLAKE_PCH_H && SOC_INTEL_COFFEELAKE
134 default 12 if !SOC_INTEL_CANNONLAKE_PCH_H && SOC_INTEL_COMETLAKE
135 default 8
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100136
Felix Singerefa5a462021-04-19 16:51:22 +0200137config DIMM_SPD_SIZE
138 default 512
139
Lijian Zhao81096042017-05-02 18:54:44 -0700140config DCACHE_RAM_BASE
141 default 0xfef00000
142
143config DCACHE_RAM_SIZE
144 default 0x40000
145 help
146 The size of the cache-as-ram region required during bootblock
147 and/or romstage.
148
149config DCACHE_BSP_STACK_SIZE
150 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530151 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700152 default 0x4000
153 help
154 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530155 other stages. In the case of FSP_USES_CB_STACK default value will be
156 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700157
Subrata Banik1d260e62019-09-09 13:55:42 +0530158config FSP_TEMP_RAM_SIZE
159 hex
160 depends on FSP_USES_CB_STACK
161 default 0x10000
162 help
163 The amount of anticipated heap usage in CAR by FSP.
164 Refer to Platform FSP integration guide document to know
165 the exact FSP requirement for Heap setup.
166
Matt DeVillier859a7812023-10-21 20:57:39 -0500167config CHIPSET_DEVICETREE
168 string
169 default "soc/intel/cannonlake/chipset_pch_h.cb" if SOC_INTEL_CANNONLAKE_PCH_H
170 default "soc/intel/cannonlake/chipset.cb"
171
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700172config IFD_CHIPSET
173 string
174 default "cnl"
175
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700176config IED_REGION_SIZE
177 hex
178 default 0x400000
179
Lijian Zhao0e956f22017-10-22 18:30:39 -0700180config NHLT_DMIC_1CH_16B
181 bool
182 depends on ACPI_NHLT
183 default n
184 help
185 Include DSP firmware settings for 1 channel 16B DMIC array.
186
187config NHLT_DMIC_2CH_16B
188 bool
189 depends on ACPI_NHLT
190 default n
191 help
192 Include DSP firmware settings for 2 channel 16B DMIC array.
193
194config NHLT_DMIC_4CH_16B
195 bool
196 depends on ACPI_NHLT
197 default n
198 help
199 Include DSP firmware settings for 4 channel 16B DMIC array.
200
201config NHLT_MAX98357
202 bool
203 depends on ACPI_NHLT
204 default n
205 help
206 Include DSP firmware settings for headset codec.
207
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800208config NHLT_MAX98373
209 bool
210 depends on ACPI_NHLT
211 default n
212 help
213 Include DSP firmware settings for headset codec.
214
Lijian Zhao0e956f22017-10-22 18:30:39 -0700215config NHLT_DA7219
216 bool
217 depends on ACPI_NHLT
218 default n
219 help
220 Include DSP firmware settings for headset codec.
221
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700222config MAX_ROOT_PORTS
223 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800224 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700225 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700226
Rizwan Qureshia9794602021-04-08 20:31:47 +0530227config MAX_PCIE_CLOCK_SRC
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700228 int
229 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
230 default 6
231
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700232config SMM_TSEG_SIZE
233 hex
234 default 0x800000
235
Subrata Banike66600e2018-05-10 17:23:56 +0530236config SMM_RESERVED_SIZE
237 hex
238 default 0x200000
239
Lijian Zhao81096042017-05-02 18:54:44 -0700240config PCR_BASE_ADDRESS
241 hex
242 default 0xfd000000
243 help
244 This option allows you to select MMIO Base Address of sideband bus.
245
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700246config CPU_BCLK_MHZ
247 int
248 default 100
249
Aaron Durbin551e4be2018-04-10 09:24:54 -0600250config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800251 int
252 default 120
253
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200254config CPU_XTAL_HZ
255 default 24000000
256
Chris Chingb8dc63b2017-12-06 14:26:15 -0700257config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
258 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800259 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700260
Lijian Zhao32111172017-08-16 11:40:03 -0700261config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
262 int
263 default 3
264
Subrata Banikc4986eb2018-05-09 14:55:09 +0530265config SOC_INTEL_I2C_DEV_MAX
266 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800267 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530268 default 6
269
Nico Huber99954182019-05-29 23:33:06 +0200270config CONSOLE_UART_BASE_ADDRESS
271 hex
272 default 0xfe032000
273 depends on INTEL_LPSS_UART_FOR_CONSOLE
274
Lijian Zhao8465a812017-07-11 12:33:22 -0700275# Clock divider parameters for 115200 baud rate
276config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
277 hex
278 default 0x30
279
280config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
281 hex
282 default 0xc35
283
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700284config VBOOT
Joel Kitching6672bd82019-04-10 16:06:21 +0800285 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700286 select VBOOT_STARTS_IN_BOOTBLOCK
287 select VBOOT_VBNV_CMOS
288 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
289
Patrick Georgi6539e102018-09-13 11:48:43 -0400290config CBFS_SIZE
Patrick Georgi6539e102018-09-13 11:48:43 -0400291 default 0x200000
292
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530293config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
294 bool
295 default n
296 help
297 Select this if the board has a SD_PWR_ENABLE pin connected to a
298 active high sensing load switch to turn on power to the card reader.
299 This will enable a workaround in ASL _PS3 and _PS0 methods to force
300 SD_PWR_ENABLE to stay low in D3.
301
Patrick Georgi6539e102018-09-13 11:48:43 -0400302config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530303 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000304 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Jonathon Hall4dfa9062023-09-27 13:04:11 -0400305 # CML v1/v2 headers are equivalent (differ only in comments) so build
306 # against v2 arbitrarily.
307 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2 || SOC_INTEL_COMETLAKE_1_2
Felix Singer923b1752020-08-31 19:56:53 +0000308 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
309 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400310
311config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100312 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Jonathon Hall4dfa9062023-09-27 13:04:11 -0400313 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1 || SOC_INTEL_COMETLAKE_1_2
Felix Singer923b1752020-08-31 19:56:53 +0000314 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
315 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
316 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400317
Jonathon Hall4dfa9062023-09-27 13:04:11 -0400318config FSP_FD_PATH_2
319 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_1_2
320
Kane Chen37172562019-04-11 21:55:20 +0800321config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
322 int "Debug Consent for CNL"
323 # USB DBC is more common for developers so make this default to 3 if
324 # SOC_INTEL_DEBUG_CONSENT=y
325 default 3 if SOC_INTEL_DEBUG_CONSENT
326 default 0
327 help
328 This is to control debug interface on SOC.
329 Setting non-zero value will allow to use DBC or DCI to debug SOC.
330 PlatformDebugConsent in FspmUpd.h has the details.
331
Subrata Banik5ee4c122019-07-05 06:43:46 +0530332config PRERAM_CBMEM_CONSOLE_SIZE
333 hex
334 default 0xe00
335
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200336config INTEL_TXT_BIOSACM_ALIGNMENT
337 hex
338 default 0x40000 # 256KB
339
Michael Niewöhnerfca152c2020-12-20 18:01:26 +0100340config INTEL_GMA_BCLV_OFFSET
341 default 0xc8258
342
343config INTEL_GMA_BCLV_WIDTH
344 default 32
345
346config INTEL_GMA_BCLM_OFFSET
347 default 0xc8254
348
349config INTEL_GMA_BCLM_WIDTH
350 default 32
351
Lijian Zhao81096042017-05-02 18:54:44 -0700352endif