blob: 78db12fc70a1e631181d2fa53f8d381a0e960246 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080020 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070021 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010022 select FSP_COMPRESS_FSP_M_LZMA
23 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010031 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010032 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010033 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060034 select PROVIDES_ROM_SHARING
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060038 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080042 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held62ef88f2020-12-08 23:18:19 +010043 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010044 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010045 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010046 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060047 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010048 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080049 select SOC_AMD_COMMON_BLOCK_I2C
Zheng Bao3da55692021-01-26 18:30:18 +080050 select SOC_AMD_COMMON_BLOCK_LPC
Felix Helddc2d3562020-12-02 14:38:53 +010051 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070052 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010053 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060055 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060056 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010057 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010058 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080059 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010060 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010061 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070062 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010063 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010064 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070065 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050066 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060067 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010068 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010069 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010070 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010071 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010072
Raul E Rangel35dc4b02021-02-12 16:04:27 -070073config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
74 default 5568
75
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080076config CHIPSET_DEVICETREE
77 string
78 default "soc/amd/cezanne/chipset.cb"
79
Felix Helddc2d3562020-12-02 14:38:53 +010080config EARLY_RESERVED_DRAM_BASE
81 hex
82 default 0x2000000
83 help
84 This variable defines the base address of the DRAM which is reserved
85 for usage by coreboot in early stages (i.e. before ramstage is up).
86 This memory gets reserved in BIOS tables to ensure that the OS does
87 not use it, thus preventing corruption of OS memory in case of S3
88 resume.
89
90config EARLYRAM_BSP_STACK_SIZE
91 hex
92 default 0x1000
93
94config PSP_APOB_DRAM_ADDRESS
95 hex
96 default 0x2001000
97 help
98 Location in DRAM where the PSP will copy the AGESA PSP Output
99 Block.
100
Kangheui Won66c5f252021-04-20 17:30:29 +1000101config PSP_SHAREDMEM_BASE
102 hex
103 default 0x2011000 if VBOOT
104 default 0x0
105 help
106 This variable defines the base address in DRAM memory where PSP copies
107 the vboot workbuf. This is used in the linker script to have a static
108 allocation for the buffer as well as for adding relevant entries in
109 the BIOS directory table for the PSP.
110
111config PSP_SHAREDMEM_SIZE
112 hex
113 default 0x8000 if VBOOT
114 default 0x0
115 help
116 Sets the maximum size for the PSP to pass the vboot workbuf and
117 any logs or timestamps back to coreboot. This will be copied
118 into main memory by the PSP and will be available when the x86 is
119 started. The workbuf's base depends on the address of the reset
120 vector.
121
Felix Helddc2d3562020-12-02 14:38:53 +0100122config PRERAM_CBMEM_CONSOLE_SIZE
123 hex
124 default 0x1600
125 help
126 Increase this value if preram cbmem console is getting truncated
127
Kangheui Won4020aa72021-05-20 09:56:39 +1000128config CBFS_MCACHE_SIZE
129 hex
130 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
131
Felix Helddc2d3562020-12-02 14:38:53 +0100132config C_ENV_BOOTBLOCK_SIZE
133 hex
134 default 0x10000
135 help
136 Sets the size of the bootblock stage that should be loaded in DRAM.
137 This variable controls the DRAM allocation size in linker script
138 for bootblock stage.
139
Felix Helddc2d3562020-12-02 14:38:53 +0100140config ROMSTAGE_ADDR
141 hex
142 default 0x2040000
143 help
144 Sets the address in DRAM where romstage should be loaded.
145
146config ROMSTAGE_SIZE
147 hex
148 default 0x80000
149 help
150 Sets the size of DRAM allocation for romstage in linker script.
151
152config FSP_M_ADDR
153 hex
154 default 0x20C0000
155 help
156 Sets the address in DRAM where FSP-M should be loaded. cbfstool
157 performs relocation of FSP-M to this address.
158
159config FSP_M_SIZE
160 hex
161 default 0x80000
162 help
163 Sets the size of DRAM allocation for FSP-M in linker script.
164
Felix Held8d0a6092021-01-14 01:40:50 +0100165config FSP_TEMP_RAM_SIZE
166 hex
167 default 0x40000
168 help
169 The amount of coreboot-allocated heap and stack usage by the FSP.
170
Raul E Rangel72616b32021-02-05 16:48:42 -0700171config VERSTAGE_ADDR
172 hex
173 depends on VBOOT_SEPARATE_VERSTAGE
174 default 0x2140000
175 help
176 Sets the address in DRAM where verstage should be loaded if running
177 as a separate stage on x86.
178
179config VERSTAGE_SIZE
180 hex
181 depends on VBOOT_SEPARATE_VERSTAGE
182 default 0x80000
183 help
184 Sets the size of DRAM allocation for verstage in linker script if
185 running as a separate stage on x86.
186
Felix Helddc2d3562020-12-02 14:38:53 +0100187config RAMBASE
188 hex
189 default 0x10000000
190
Raul E Rangel72616b32021-02-05 16:48:42 -0700191config RO_REGION_ONLY
192 string
193 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
194 default "apu/amdfw"
195
Felix Helddc2d3562020-12-02 14:38:53 +0100196config CPU_ADDR_BITS
197 int
198 default 48
199
200config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100201 default 0xF8000000
202
203config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100204 default 64
205
Felix Held88615622021-01-19 23:51:45 +0100206config MAX_CPUS
207 int
208 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200209 help
210 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100211
Felix Held8a3d4d52021-01-13 03:06:21 +0100212config CONSOLE_UART_BASE_ADDRESS
213 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
214 hex
215 default 0xfedc9000 if UART_FOR_CONSOLE = 0
216 default 0xfedca000 if UART_FOR_CONSOLE = 1
217
Felix Heldee2a3652021-02-09 23:43:17 +0100218config SMM_TSEG_SIZE
219 hex
Felix Helde22eef72021-02-10 22:22:07 +0100220 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100221 default 0x0
222
223config SMM_RESERVED_SIZE
224 hex
225 default 0x180000
226
227config SMM_MODULE_STACK_SIZE
228 hex
229 default 0x800
230
Felix Held90b07012021-04-15 20:23:56 +0200231config ACPI_BERT
232 bool "Build ACPI BERT Table"
233 default y
234 depends on HAVE_ACPI_TABLES
235 help
236 Report Machine Check errors identified in POST to the OS in an
237 ACPI Boot Error Record Table.
238
239config ACPI_BERT_SIZE
240 hex
241 default 0x4000 if ACPI_BERT
242 default 0x0
243 help
244 Specify the amount of DRAM reserved for gathering the data used to
245 generate the ACPI table.
246
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800247config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
248 int
249 default 150
250
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600251config DISABLE_SPI_FLASH_ROM_SHARING
252 def_bool n
253 help
254 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
255 which indicates a board level ROM transaction request. This
256 removes arbitration with board and assumes the chipset controls
257 the SPI flash bus entirely.
258
Felix Held27b295b2021-03-25 01:20:41 +0100259config DISABLE_KEYBOARD_RESET_PIN
260 bool
261 help
262 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
263 signal. When this pin is used as GPIO and the keyboard reset
264 functionality isn't disabled, configuring it as an output and driving
265 it as 0 will cause a reset.
266
Jason Glenesk79542fa2021-03-10 03:50:57 -0800267config ACPI_SSDT_PSD_INDEPENDENT
268 bool "Allow core p-state independent transitions"
269 default y
270 help
271 AMD recommends the ACPI _PSD object to be configured to cause
272 cores to transition between p-states independently. A vendor may
273 choose to generate _PSD object to allow cores to transition together.
274
Zheng Baof51738d2021-01-20 16:43:52 +0800275menu "PSP Configuration Options"
276
277config AMD_FWM_POSITION_INDEX
278 int "Firmware Directory Table location (0 to 5)"
279 range 0 5
280 default 0 if BOARD_ROMSIZE_KB_512
281 default 1 if BOARD_ROMSIZE_KB_1024
282 default 2 if BOARD_ROMSIZE_KB_2048
283 default 3 if BOARD_ROMSIZE_KB_4096
284 default 4 if BOARD_ROMSIZE_KB_8192
285 default 5 if BOARD_ROMSIZE_KB_16384
286 help
287 Typically this is calculated by the ROM size, but there may
288 be situations where you want to put the firmware directory
289 table in a different location.
290 0: 512 KB - 0xFFFA0000
291 1: 1 MB - 0xFFF20000
292 2: 2 MB - 0xFFE20000
293 3: 4 MB - 0xFFC20000
294 4: 8 MB - 0xFF820000
295 5: 16 MB - 0xFF020000
296
297comment "AMD Firmware Directory Table set to location for 512KB ROM"
298 depends on AMD_FWM_POSITION_INDEX = 0
299comment "AMD Firmware Directory Table set to location for 1MB ROM"
300 depends on AMD_FWM_POSITION_INDEX = 1
301comment "AMD Firmware Directory Table set to location for 2MB ROM"
302 depends on AMD_FWM_POSITION_INDEX = 2
303comment "AMD Firmware Directory Table set to location for 4MB ROM"
304 depends on AMD_FWM_POSITION_INDEX = 3
305comment "AMD Firmware Directory Table set to location for 8MB ROM"
306 depends on AMD_FWM_POSITION_INDEX = 4
307comment "AMD Firmware Directory Table set to location for 16MB ROM"
308 depends on AMD_FWM_POSITION_INDEX = 5
309
310config AMDFW_CONFIG_FILE
311 string
312 default "src/soc/amd/cezanne/fw.cfg"
313
Rob Barnese09b6812021-04-15 17:21:19 -0600314config PSP_DISABLE_POSTCODES
315 bool "Disable PSP post codes"
316 help
317 Disables the output of port80 post codes from PSP.
318
319config PSP_POSTCODES_ON_ESPI
320 bool "Use eSPI bus for PSP post codes"
321 default y
322 depends on !PSP_DISABLE_POSTCODES
323 help
324 Select to send PSP port80 post codes on eSPI bus.
325 If not selected, PSP port80 codes will be sent on LPC bus.
326
Zheng Baof51738d2021-01-20 16:43:52 +0800327config PSP_LOAD_MP2_FW
328 bool
329 default n
330 help
331 Include the MP2 firmwares and configuration into the PSP build.
332
333 If unsure, answer 'n'
334
Zheng Baof51738d2021-01-20 16:43:52 +0800335config PSP_UNLOCK_SECURE_DEBUG
336 bool "Unlock secure debug"
337 default y
338 help
339 Select this item to enable secure debug options in PSP.
340
Raul E Rangel97b8b172021-02-24 16:59:32 -0700341config HAVE_PSP_WHITELIST_FILE
342 bool "Include a debug whitelist file in PSP build"
343 default n
344 help
345 Support secured unlock prior to reset using a whitelisted
346 serial number. This feature requires a signed whitelist image
347 and bootloader from AMD.
348
349 If unsure, answer 'n'
350
351config PSP_WHITELIST_FILE
352 string "Debug whitelist file path"
353 depends on HAVE_PSP_WHITELIST_FILE
354 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
355
Martin Rothfdad5ad2021-04-16 11:36:01 -0600356config PSP_SOFTFUSE_BITS
357 string "PSP Soft Fuse bits to enable"
358 default "28 6"
359 help
360 Space separated list of Soft Fuse bits to enable.
361 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
362 Bit 7: Disable PSP postcodes on Renoir and newer chips only
363 (Set by PSP_DISABLE_PORT80)
364 Bit 15: PSP post code destination: 0=LPC 1=eSPI
365 (Set by PSP_INITIALIZE_ESPI)
366 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
367
368 See #55758 (NDA) for additional bit definitions.
369
Kangheui Won66c5f252021-04-20 17:30:29 +1000370config PSP_VERSTAGE_FILE
371 string "Specify the PSP_verstage file path"
372 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
373 default "$(obj)/psp_verstage.bin"
374 help
375 Add psp_verstage file to the build & PSP Directory Table
376
377config PSP_VERSTAGE_SIGNING_TOKEN
378 string "Specify the PSP_verstage Signature Token file path"
379 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
380 default ""
381 help
382 Add psp_verstage signature token to the build & PSP Directory Table
383
Zheng Baof51738d2021-01-20 16:43:52 +0800384endmenu
385
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600386config VBOOT
387 select VBOOT_VBNV_CMOS
388 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
389
Kangheui Won66c5f252021-04-20 17:30:29 +1000390config VBOOT_STARTS_BEFORE_BOOTBLOCK
391 def_bool n
392 depends on VBOOT
393 select ARCH_VERSTAGE_ARMV7
394 help
395 Runs verstage on the PSP. Only available on
396 certain Chrome OS branded parts from AMD.
397
398config VBOOT_HASH_BLOCK_SIZE
399 hex
400 default 0x9000
401 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
402 help
403 Because the bulk of the time in psp_verstage to hash the RO cbfs is
404 spent in the overhead of doing svc calls, increasing the hash block
405 size significantly cuts the verstage hashing time as seen below.
406
407 4k takes 180ms
408 16k takes 44ms
409 32k takes 33.7ms
410 36k takes 32.5ms
411 There's actually still room for an even bigger stack, but we've
412 reached a point of diminishing returns.
413
414config CMOS_RECOVERY_BYTE
415 hex
416 default 0x51
417 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
418 help
419 If the workbuf is not passed from the PSP to coreboot, set the
420 recovery flag and reboot. The PSP will read this byte, mark the
421 recovery request in VBNV, and reset the system into recovery mode.
422
423 This is the byte before the default first byte used by VBNV
424 (0x26 + 0x0E - 1)
425
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000426if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
427
428config RWA_REGION_ONLY
429 string
430 default "apu/amdfw_a"
431 help
432 Add a space-delimited list of filenames that should only be in the
433 RW-A section.
434
435config RWB_REGION_ONLY
436 string
437 default "apu/amdfw_b"
438 help
439 Add a space-delimited list of filenames that should only be in the
440 RW-B section.
441
442endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
443
Felix Helddc2d3562020-12-02 14:38:53 +0100444endif # SOC_AMD_CEZANNE