blob: e877260887521250c047c03c1fc291ace8949051 [file] [log] [blame]
Furquan Shaikh88880722017-05-01 14:23:37 -07001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Matt DeVillierf5d159672019-11-30 16:29:58 -06006 register "panel_cfg" = "{
7 .up_delay_ms = 100,
8 .down_delay_ms = 500,
9 .cycle_delay_ms = 500,
10 .backlight_on_delay_ms = 1,
11 .backlight_off_delay_ms = 200,
12 .backlight_pwm_hz = 1000,
13 }"
14
Furquan Shaikh88880722017-05-01 14:23:37 -070015 # Deep Sx states
16 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -080017 register "deep_s3_enable_dc" = "0"
Furquan Shaikh88880722017-05-01 14:23:37 -070018 register "deep_s5_enable_ac" = "1"
19 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080020 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Furquan Shaikh88880722017-05-01 14:23:37 -070021
22 # GPE configuration
23 # Note that GPE events called out in ASL code rely on this
24 # route. i.e. If this route changes then the affected GPE
25 # offset bits also need to be changed.
26 register "gpe0_dw0" = "GPP_B"
27 register "gpe0_dw1" = "GPP_D"
28 register "gpe0_dw2" = "GPP_E"
29
30 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
31 register "gen1_dec" = "0x00fc0801"
32 register "gen2_dec" = "0x000c0201"
33 # EC memory map range is 0x900-0x9ff
34 register "gen3_dec" = "0x00fc0901"
35
36 # Enable DPTF
37 register "dptf_enable" = "1"
38
Rajat Jain2671afc2017-07-20 19:31:01 -070039 # Enable S0ix
Felix Singer743242b2023-06-16 01:33:25 +020040 register "s0ix_enable" = true
Rajat Jain2671afc2017-07-20 19:31:01 -070041
Furquan Shaikh88880722017-05-01 14:23:37 -070042 # FSP Configuration
Furquan Shaikh88880722017-05-01 14:23:37 -070043 register "DspEnable" = "1"
44 register "IoBufferOwnership" = "3"
Furquan Shaikh88880722017-05-01 14:23:37 -070045 register "ScsEmmcHs400Enabled" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -070046 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020047 register "SaGv" = "SaGv_Enabled"
Furquan Shaikh88880722017-05-01 14:23:37 -070048 register "PmConfigSlpS3MinAssert" = "2" # 50ms
49 register "PmConfigSlpS4MinAssert" = "1" # 1s
50 register "PmConfigSlpSusMinAssert" = "1" # 500ms
51 register "PmConfigSlpAMinAssert" = "3" # 2s
Furquan Shaikh88880722017-05-01 14:23:37 -070052
Furquan Shaikh88880722017-05-01 14:23:37 -070053 # VR Settings Configuration for 4 Domains
54 #+----------------+-------+-------+-------+-------+
55 #| Domain/Setting | SA | IA | GTUS | GTS |
56 #+----------------+-------+-------+-------+-------+
57 #| Psi1Threshold | 20A | 20A | 20A | 20A |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053058 #| Psi2Threshold | 2A | 2A | 2A | 2A |
Furquan Shaikh88880722017-05-01 14:23:37 -070059 #| Psi3Threshold | 1A | 1A | 1A | 1A |
60 #| Psi3Enable | 1 | 1 | 1 | 1 |
61 #| Psi4Enable | 1 | 1 | 1 | 1 |
62 #| ImonSlope | 0 | 0 | 0 | 0 |
63 #| ImonOffset | 0 | 0 | 0 | 0 |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053064 #| IccMax | 5A | 24A | 24A | 24A |
Furquan Shaikh88880722017-05-01 14:23:37 -070065 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053066 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
67 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
Furquan Shaikh88880722017-05-01 14:23:37 -070068 #+----------------+-------+-------+-------+-------+
69 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
70 .vr_config_enable = 1,
71 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053072 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -070073 .psi3threshold = VR_CFG_AMP(1),
74 .psi3enable = 1,
75 .psi4enable = 1,
76 .imon_slope = 0x0,
77 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053078 .icc_max = VR_CFG_AMP(5),
Furquan Shaikh88880722017-05-01 14:23:37 -070079 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053080 .ac_loadline = 1500,
81 .dc_loadline = 1430,
Furquan Shaikh88880722017-05-01 14:23:37 -070082 }"
83
84 register "domain_vr_config[VR_IA_CORE]" = "{
85 .vr_config_enable = 1,
86 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053087 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -070088 .psi3threshold = VR_CFG_AMP(1),
89 .psi3enable = 1,
90 .psi4enable = 1,
91 .imon_slope = 0x0,
92 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053093 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -070094 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +053095 .ac_loadline = 570,
96 .dc_loadline = 483,
Furquan Shaikh88880722017-05-01 14:23:37 -070097 }"
98
99 register "domain_vr_config[VR_GT_UNSLICED]" = "{
100 .vr_config_enable = 1,
101 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530102 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -0700103 .psi3threshold = VR_CFG_AMP(1),
104 .psi3enable = 1,
105 .psi4enable = 1,
106 .imon_slope = 0x0,
107 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530108 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -0700109 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530110 .ac_loadline = 550,
111 .dc_loadline = 420,
Furquan Shaikh88880722017-05-01 14:23:37 -0700112 }"
113
114 register "domain_vr_config[VR_GT_SLICED]" = "{
115 .vr_config_enable = 1,
116 .psi1threshold = VR_CFG_AMP(20),
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530117 .psi2threshold = VR_CFG_AMP(2),
Furquan Shaikh88880722017-05-01 14:23:37 -0700118 .psi3threshold = VR_CFG_AMP(1),
119 .psi3enable = 1,
120 .psi4enable = 1,
121 .imon_slope = 0x0,
122 .imon_offset = 0x0,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530123 .icc_max = VR_CFG_AMP(24),
Furquan Shaikh88880722017-05-01 14:23:37 -0700124 .voltage_limit = 1520,
Rajneesh Bhardwaj4692e2f2017-06-21 16:42:53 +0530125 .ac_loadline = 550,
126 .dc_loadline = 420,
Furquan Shaikh88880722017-05-01 14:23:37 -0700127 }"
128
129 # Enable Root port 1.
130 register "PcieRpEnable[0]" = "1"
131 # Enable CLKREQ#
132 register "PcieRpClkReqSupport[0]" = "1"
133 # RP 1 uses SRCCLKREQ1#
134 register "PcieRpClkReqNumber[0]" = "1"
Rizwan Qureshi86885362017-09-05 14:23:27 +0530135 # RP 1, Enable Advanced Error Reporting
Rizwan Qureshi09703f62017-09-16 02:01:13 +0530136 register "PcieRpAdvancedErrorReporting[0]" = "1"
137 # RP 1, Enable Latency Tolerance Reporting Mechanism
138 register "PcieRpLtrEnable[0]" = "1"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +0400139 # RP 1 uses CLK SRC 1
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530140 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh88880722017-05-01 14:23:37 -0700141
Subrata Banikc4986eb2018-05-09 14:55:09 +0530142 # Intel Common SoC Config
143 #+-------------------+---------------------------+
144 #| Field | Value |
145 #+-------------------+---------------------------+
Subrata Banikc4986eb2018-05-09 14:55:09 +0530146 #| I2C0 | Touchscreen |
147 #| I2C1 | cr50 TPM. Early init is |
148 #| | required to set up a BAR |
149 #| | for TPM communication |
150 #| | before memory is up |
151 #| I2C2 | Camera |
152 #| I2C4 | Camera |
153 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530154 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530155 #+-------------------+---------------------------+
156 register "common_soc_config" = "{
Subrata Banikc4986eb2018-05-09 14:55:09 +0530157 .i2c[0] = {
Furquan Shaikheeab2712017-08-28 14:32:05 -0700158 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530159 .speed_config[0] = {
160 .speed = I2C_SPEED_FAST,
161 .scl_lcnt = 180,
162 .scl_hcnt = 85,
163 .sda_hold = 36,
164 },
165 },
166 .i2c[1] = {
167 .early_init = 1,
168 .speed = I2C_SPEED_FAST,
169 .speed_config[0] = {
170 .speed = I2C_SPEED_FAST,
171 .scl_lcnt = 190,
172 .scl_hcnt = 90,
173 .sda_hold = 36,
174 },
175 },
176 .i2c[2] = {
177 .speed = I2C_SPEED_FAST,
178 .speed_config[0] = {
179 .speed = I2C_SPEED_FAST,
180 .scl_lcnt = 192,
181 .scl_hcnt = 90,
182 .sda_hold = 36,
183 },
184 },
185 .i2c[4] = {
186 .speed = I2C_SPEED_FAST,
187 .speed_config[0] = {
188 .speed = I2C_SPEED_FAST,
189 .scl_lcnt = 190,
190 .scl_hcnt = 90,
191 .sda_hold = 36,
192 },
193 },
194 .i2c[5] = {
195 .speed = I2C_SPEED_FAST,
196 .speed_config[0] = {
197 .speed = I2C_SPEED_FAST,
198 .scl_lcnt = 190,
199 .scl_hcnt = 90,
200 .sda_hold = 36,
201 },
Furquan Shaikheeab2712017-08-28 14:32:05 -0700202 },
Subrata Banikc077b222019-08-01 10:50:35 +0530203 .pch_thermal_trip = 75,
Furquan Shaikheeab2712017-08-28 14:32:05 -0700204 }"
205
Subrata Banikc4986eb2018-05-09 14:55:09 +0530206 # Touchscreen
207 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
208
Furquan Shaikheeab2712017-08-28 14:32:05 -0700209 # H1
Furquan Shaikheeab2712017-08-28 14:32:05 -0700210 # Configure I2C1 for cr50 TPM. Early init is required to set up a BAR
211 # for TPM communication before memory is up.
Subrata Banikc4986eb2018-05-09 14:55:09 +0530212 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700213
214 # Camera
215 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700216
Furquan Shaikheeab2712017-08-28 14:32:05 -0700217 # Camera
218 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
Furquan Shaikheeab2712017-08-28 14:32:05 -0700219
220 # Audio
221 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Furquan Shaikh88880722017-05-01 14:23:37 -0700222
Furquan Shaikh88880722017-05-01 14:23:37 -0700223 # Must leave UART0 enabled or SD/eMMC will not work as PCI
224 register "SerialIoDevMode" = "{
225 [PchSerialIoIndexI2C0] = PchSerialIoPci,
226 [PchSerialIoIndexI2C1] = PchSerialIoPci,
227 [PchSerialIoIndexI2C2] = PchSerialIoPci,
Wisley Chend9ccb4e2017-09-01 09:21:31 +0800228 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
Furquan Shaikh88880722017-05-01 14:23:37 -0700229 [PchSerialIoIndexI2C4] = PchSerialIoPci,
230 [PchSerialIoIndexI2C5] = PchSerialIoPci,
Furquan Shaikh763b4062017-12-04 12:17:24 -0800231 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
Furquan Shaikh296c79c2017-06-09 18:41:39 -0700232 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Angel Pons08564942021-06-04 18:55:03 +0200233 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Furquan Shaikh88880722017-05-01 14:23:37 -0700234 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
235 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
236 }"
237
Sumeet Pawnikarb4411d32017-08-10 18:55:12 +0530238 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530239 register "power_limits_config" = "{
240 .tdp_pl2_override = 15,
241 .psys_pmax = 45,
242 }"
Furquan Shaikh88880722017-05-01 14:23:37 -0700243 register "tcc_offset" = "10" # TCC of 90C
244
245 # Use default SD card detect GPIO configuration
Angel Pons6bd99f92021-02-20 00:16:47 +0100246 register "sdcard_cd_gpio" = "GPP_E15"
Furquan Shaikh88880722017-05-01 14:23:37 -0700247
Furquan Shaikh88880722017-05-01 14:23:37 -0700248 device domain 0 on
Marvin Evers059476d2023-12-04 02:28:25 +0100249 device ref system_agent on end
250 device ref igpu on end
251 device ref sa_thermal on end
252 device ref imgu on end
Felix Singer6c83a712024-06-23 00:25:18 +0200253 device ref south_xhci on
254 register "usb2_ports" = "{
255 [0] = USB2_PORT_LONG(OC0), // Type-C Port 1
256 [1] = USB2_PORT_MID(OC_SKIP), // Type-A Port
257 [2] = USB2_PORT_MID(OC_SKIP), // Bluetooth
258 [4] = USB2_PORT_MAX(OC1), // Type-C Port 2
259 [6] = USB2_PORT_MID(OC_SKIP), // Type-A Port
260 [8] = USB2_PORT_MID(OC_SKIP), // Type-A Port
261 }"
262
263 register "usb3_ports" = "{
264 [0] = USB3_PORT_DEFAULT(OC0), // Type-C Port 1
265 [1] = USB3_PORT_DEFAULT(OC1), // Type-C Port 2
266 [2] = USB3_PORT_DEFAULT(OC_SKIP), // Type-A Port
267 }"
268 end
Marvin Evers059476d2023-12-04 02:28:25 +0100269 device ref south_xdci on end
270 device ref thermal on end
271 device ref cio on end
272 device ref i2c0 on
Wisley Chena80a0eb2017-07-06 18:02:04 +0800273 chip drivers/i2c/hid
274 register "generic.hid" = ""WCOMCOHO""
275 register "generic.desc" = ""WCOM Touchscreen""
276 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500277 register "generic.detect" = "1"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800278 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
Furquan Shaikhef1a5ed2017-10-06 14:06:27 -0700279 register "generic.reset_delay_ms" = "10"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800280 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
281 register "generic.enable_delay_ms" = "1"
Furquan Shaikh3ed59692017-08-28 17:26:28 -0700282 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E11)"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800283 register "generic.has_power_resource" = "1"
Wisley Chena80a0eb2017-07-06 18:02:04 +0800284 register "hid_desc_reg_offset" = "0x1"
285 device i2c 0xA on end
286 end
Marvin Evers059476d2023-12-04 02:28:25 +0100287 end
288 device ref i2c1 on
Furquan Shaikh88880722017-05-01 14:23:37 -0700289 chip drivers/i2c/tpm
290 register "hid" = ""GOOG0005""
291 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
292 device i2c 50 on end
293 end
Marvin Evers059476d2023-12-04 02:28:25 +0100294 end
295 device ref i2c2 on end
296 device ref i2c3 off end
297 device ref heci1 on end
298 device ref heci2 off end
299 device ref csme_ider off end
300 device ref csme_ktr off end
301 device ref heci3 off end
302 device ref sata off end
303 device ref uart2 on end
304 device ref i2c5 on
Furquan Shaikh88880722017-05-01 14:23:37 -0700305 chip drivers/i2c/max98927
306 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700307 register "vmon_slot_no" = "4"
308 register "imon_slot_no" = "5"
Furquan Shaikh88880722017-05-01 14:23:37 -0700309 register "uid" = "0"
310 register "desc" = ""SSM4567 Right Speaker Amp""
311 register "name" = ""MAXR""
312 device i2c 39 on end
313 end
314 chip drivers/i2c/max98927
315 register "interleave_mode" = "1"
Harsha Priya130b4a22017-08-24 14:40:04 -0700316 register "vmon_slot_no" = "6"
317 register "imon_slot_no" = "7"
Furquan Shaikh88880722017-05-01 14:23:37 -0700318 register "uid" = "1"
319 register "desc" = ""SSM4567 Left Speaker Amp""
320 register "name" = ""MAXL""
321 device i2c 3A on end
322 end
323 chip drivers/i2c/generic
324 register "hid" = ""10EC5663""
325 register "name" = ""RT53""
326 register "desc" = ""Realtek RT5663""
327 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
328 register "probed" = "1"
329 device i2c 13 on end
330 end
Marvin Evers059476d2023-12-04 02:28:25 +0100331 end
332 device ref i2c4 on end
333 device ref pcie_rp1 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700334 chip drivers/wifi/generic
Furquan Shaikh88880722017-05-01 14:23:37 -0700335 register "wake" = "GPE0_PCI_EXP"
336 device pci 00.0 on end
337 end
Marvin Evers059476d2023-12-04 02:28:25 +0100338 end
339 device ref pcie_rp2 off end
340 device ref pcie_rp3 off end
341 device ref pcie_rp4 off end
342 device ref pcie_rp5 off end
343 device ref pcie_rp6 off end
344 device ref pcie_rp7 off end
345 device ref pcie_rp8 off end
346 device ref pcie_rp9 off end
347 device ref pcie_rp10 off end
348 device ref pcie_rp11 off end
349 device ref pcie_rp12 off end
350 device ref uart0 on end
351 device ref uart1 off end
352 device ref gspi0 off end
353 device ref gspi1 off end
354 device ref emmc on end
355 device ref sdio off end
356 device ref sdxc on end
357 device ref lpc_espi on
Furquan Shaikh88880722017-05-01 14:23:37 -0700358 chip ec/google/chromeec
359 device pnp 0c09.0 on end
360 end
Marvin Evers059476d2023-12-04 02:28:25 +0100361 end
362 device ref p2sb on end
363 device ref pmc on end
364 device ref hda on end
365 device ref smbus on end
366 device ref fast_spi on end
367 device ref gbe off end
Furquan Shaikh88880722017-05-01 14:23:37 -0700368 end
369end