blob: 860b1f10700304bdce790f65a388bc1b997179c4 [file] [log] [blame]
Wang Qing Pei3f901252010-08-17 11:08:31 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Wang Qing Pei3f901252010-08-17 11:08:31 +000014 */
15
16//#define SYSTEM_TYPE 0 /* SERVER */
17#define SYSTEM_TYPE 1 /* DESKTOP */
18//#define SYSTEM_TYPE 2 /* MOBILE */
19
Wang Qing Pei3f901252010-08-17 11:08:31 +000020#include <stdint.h>
21#include <string.h>
22#include <device/pci_def.h>
23#include <device/pci_ids.h>
24#include <arch/io.h>
25#include <device/pnp_def.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000026#include <cpu/x86/lapic.h>
27#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050028#include <timestamp.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000029#include <cpu/amd/model_10xxx_rev.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110030#include <northbridge/amd/amdfam10/raminit.h>
31#include <northbridge/amd/amdfam10/amdfam10.h>
Patrick Georgid0835952010-10-05 09:07:10 +000032#include <lib.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110033#include <cpu/x86/lapic.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000034#include "northbridge/amd/amdfam10/reset_test.c"
Aaron Durbindc9f5cd2015-09-08 13:34:43 -050035#include <commonlib/loglevel.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110036#include <cpu/x86/bist.h>
Edward O'Callaghanf2920022014-04-27 00:41:50 +100037#include <superio/ite/common/ite.h>
38#include <superio/ite/it8718f/it8718f.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000039#include <cpu/amd/mtrr.h>
40#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000041#include "southbridge/amd/rs780/early_setup.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110042#include <southbridge/amd/sb700/sb700.h>
43#include <southbridge/amd/sb700/smbus.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000044#include "northbridge/amd/amdfam10/debug.c"
45
Edward O'Callaghanf2920022014-04-27 00:41:50 +100046#define SERIAL_DEV PNP_DEV(0x2e, IT8718F_SP1)
Edward O'Callaghan2e4dea62014-05-12 05:02:58 +100047#define GPIO_DEV PNP_DEV(0x2e, IT8718F_GPIO)
Edward O'Callaghanf2920022014-04-27 00:41:50 +100048
Uwe Hermann7b997052010-11-21 22:47:22 +000049static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei3f901252010-08-17 11:08:31 +000050
51static int spd_read_byte(u32 device, u32 address)
52{
efdesign9800c8c4a2011-07-20 12:37:58 -060053 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei3f901252010-08-17 11:08:31 +000054}
55
Edward O'Callaghan77757c22015-01-04 21:33:39 +110056#include <northbridge/amd/amdfam10/amdfam10.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000057#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000058#include "northbridge/amd/amdfam10/pci.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000059#include "resourcemap.c"
60#include "cpu/amd/quadcore/quadcore.c"
Edward O'Callaghan77757c22015-01-04 21:33:39 +110061#include <cpu/amd/microcode.h>
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000062
Timothy Pearsonb30d7ed2015-10-16 14:24:06 -050063#include "cpu/amd/family_10h-family_15h/init_cpus.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000064#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000065#include <spd.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000066
Wang Qing Pei3f901252010-08-17 11:08:31 +000067void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
68{
Patrick Georgibbc880e2012-11-20 18:20:56 +010069 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei3f901252010-08-17 11:08:31 +000070 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000071 u32 bsp_apicid = 0, val;
Wang Qing Pei3f901252010-08-17 11:08:31 +000072 msr_t msr;
73
Timothy Pearson91e9f672015-03-19 16:44:46 -050074 timestamp_init(timestamp_get());
75 timestamp_add_now(TS_START_ROMSTAGE);
76
Wang Qing Pei3f901252010-08-17 11:08:31 +000077 if (!cpu_init_detectedx && boot_cpu()) {
78 /* Nothing special needs to be done to find bus 0 */
79 /* Allow the HT devices to be found */
80 /* mov bsp to bus 0xff when > 8 nodes */
81 set_bsp_node_CHtExtNodeCfgEn();
82 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000083 sb7xx_51xx_pci_port80();
Wang Qing Pei3f901252010-08-17 11:08:31 +000084 }
85
86 post_code(0x30);
87
88 if (bist == 0) {
89 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
90 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
91 }
92
93 post_code(0x32);
94
95 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000096 sb7xx_51xx_lpc_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +000097
Edward O'Callaghanf2920022014-04-27 00:41:50 +100098 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Edward O'Callaghan2e4dea62014-05-12 05:02:58 +100099 it8718f_disable_reboot(GPIO_DEV);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000100 console_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000101
102// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
103
104 /* Halt if there was a built in self test failure */
105 report_bist_failure(bist);
106
107 // Load MPB
108 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200109 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000110 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200111 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
112 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000113
114 /* Setup sysinfo defaults */
115 set_sysinfo_in_ram(0);
116
117 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200118
Wang Qing Pei3f901252010-08-17 11:08:31 +0000119 post_code(0x33);
120
Timothy Pearson730a0432015-10-16 13:51:51 -0500121 cpuSetAMDMSR(0);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000122 post_code(0x34);
123
124 amd_ht_init(sysinfo);
125 post_code(0x35);
126
127 /* Setup nodes PCI space and start core 0 AP init. */
128 finalize_node_setup(sysinfo);
129
130 /* Setup any mainboard PCI settings etc. */
131 setup_mb_resource_map();
132 post_code(0x36);
133
134 /* wait for all the APs core0 started by finalize_node_setup. */
135 /* FIXME: A bunch of cores are going to start output to serial at once.
136 It would be nice to fixup prink spinlocks for ROM XIP mode.
137 I think it could be done by putting the spinlock flag in the cache
138 of the BSP located right after sysinfo.
139 */
140 wait_all_core0_started();
141
Patrick Georgie1667822012-05-05 15:29:32 +0200142#if CONFIG_LOGICAL_CPUS
Wang Qing Pei3f901252010-08-17 11:08:31 +0000143 /* Core0 on each node is configured. Now setup any additional cores. */
144 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500145 start_other_cores(bsp_apicid);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000146 post_code(0x37);
147 wait_all_other_cores_started(bsp_apicid);
Uwe Hermann7b997052010-11-21 22:47:22 +0000148#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000149
150 post_code(0x38);
151
152 /* run _early_setup before soft-reset. */
153 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000154 sb7xx_51xx_early_setup();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000155
Uwe Hermann7b997052010-11-21 22:47:22 +0000156#if CONFIG_SET_FIDVID
Wang Qing Pei3f901252010-08-17 11:08:31 +0000157 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200158 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000159
160 /* FIXME: The sb fid change may survive the warm reset and only
161 need to be done once.*/
162 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
163
164 post_code(0x39);
165
166 if (!warm_reset_detect(0)) { // BSP is node 0
167 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
168 } else {
169 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
170 }
171
172 post_code(0x3A);
173
174 /* show final fid and vid */
Elyes HAOUAS531b87a2016-09-19 09:46:33 -0600175 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200176 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000177#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000178
179 rs780_htinit();
180
181 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
182 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800183 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Wang Qing Pei3f901252010-08-17 11:08:31 +0000184 soft_reset();
185 die("After soft_reset_x - shouldn't see this message!!!\n");
186 }
187
188 post_code(0x3B);
189
190 /* It's the time to set ctrl in sysinfo now; */
191 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
192 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
193
194 post_code(0x40);
195
196// die("Die Before MCT init.");
197
Timothy Pearson91e9f672015-03-19 16:44:46 -0500198 timestamp_add_now(TS_BEFORE_INITRAM);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000199 printk(BIOS_DEBUG, "raminit_amdmct()\n");
200 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500201 timestamp_add_now(TS_AFTER_INITRAM);
202
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500203 cbmem_initialize_empty();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000204 post_code(0x41);
205
Timothy Pearson22564082015-03-27 22:49:18 -0500206 amdmct_cbmem_store_info(sysinfo);
207
Wang Qing Pei3f901252010-08-17 11:08:31 +0000208/*
209 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
210 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
211 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
212 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
213*/
214
Wang Qing Pei3f901252010-08-17 11:08:31 +0000215// die("After MCT init before CAR disabled.");
216
217 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000218 sb7xx_51xx_before_pci_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000219
220 post_code(0x42);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000221 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
222 post_code(0x43); // Should never see this post code.
223}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000224
225/**
226 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
227 * Description:
228 * This routine is called every time a non-coherent chain is processed.
229 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
230 * swap list. The first part of the list controls the BUID assignment and the
231 * second part of the list provides the device to device linking. Device orientation
232 * can be detected automatically, or explicitly. See documentation for more details.
233 *
234 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
235 * based on each device's unit count.
236 *
237 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700238 * @param[in] node = The node on which this chain is located
239 * @param[in] link = The link on the host for this chain
240 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000241 */
242BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
243{
244 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
245 /* If the BUID was adjusted in early_ht we need to do the manual override */
246 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
247 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
248 if ((node == 0) && (link == 0)) { /* BSP SB link */
249 *List = swaplist;
250 return 1;
251 }
252 }
253
254 return 0;
255}