blob: a0f9e76c2ff54742e278b3c46849d091755c478e [file] [log] [blame]
Wang Qing Pei3f901252010-08-17 11:08:31 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Wang Qing Pei3f901252010-08-17 11:08:31 +000018 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
Wang Qing Pei3f901252010-08-17 11:08:31 +000024#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000030#include <cpu/x86/lapic.h>
31#include <console/console.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000032#include <cpu/amd/model_10xxx_rev.h>
33#include "northbridge/amd/amdfam10/raminit.h"
34#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000035#include <lib.h>
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030036#include "cpu/x86/lapic.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000037#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000038#include <console/loglevel.h>
39#include "cpu/x86/bist.h"
Edward O'Callaghanf2920022014-04-27 00:41:50 +100040#include <superio/ite/common/ite.h>
41#include <superio/ite/it8718f/it8718f.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000042#include <cpu/amd/mtrr.h>
43#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000044#include "southbridge/amd/rs780/early_setup.c"
efdesign9800c8c4a2011-07-20 12:37:58 -060045#include "southbridge/amd/sb700/sb700.h"
46#include "southbridge/amd/sb700/smbus.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000047#include "northbridge/amd/amdfam10/debug.c"
48
Edward O'Callaghanf2920022014-04-27 00:41:50 +100049#define SERIAL_DEV PNP_DEV(0x2e, IT8718F_SP1)
Edward O'Callaghan2e4dea62014-05-12 05:02:58 +100050#define GPIO_DEV PNP_DEV(0x2e, IT8718F_GPIO)
Edward O'Callaghanf2920022014-04-27 00:41:50 +100051
Uwe Hermann7b997052010-11-21 22:47:22 +000052static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei3f901252010-08-17 11:08:31 +000053
54static int spd_read_byte(u32 device, u32 address)
55{
efdesign9800c8c4a2011-07-20 12:37:58 -060056 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei3f901252010-08-17 11:08:31 +000057}
58
59#include "northbridge/amd/amdfam10/amdfam10.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000060#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000061#include "northbridge/amd/amdfam10/pci.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000062#include "resourcemap.c"
63#include "cpu/amd/quadcore/quadcore.c"
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +020064#include "cpu/amd/microcode.h"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000065
Wang Qing Pei3f901252010-08-17 11:08:31 +000066#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000067#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000068#include <spd.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000069
Wang Qing Pei3f901252010-08-17 11:08:31 +000070void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
71{
Patrick Georgibbc880e2012-11-20 18:20:56 +010072 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei3f901252010-08-17 11:08:31 +000073 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000074 u32 bsp_apicid = 0, val;
Wang Qing Pei3f901252010-08-17 11:08:31 +000075 msr_t msr;
76
77 if (!cpu_init_detectedx && boot_cpu()) {
78 /* Nothing special needs to be done to find bus 0 */
79 /* Allow the HT devices to be found */
80 /* mov bsp to bus 0xff when > 8 nodes */
81 set_bsp_node_CHtExtNodeCfgEn();
82 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000083 sb7xx_51xx_pci_port80();
Wang Qing Pei3f901252010-08-17 11:08:31 +000084 }
85
86 post_code(0x30);
87
88 if (bist == 0) {
89 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
90 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
91 }
92
93 post_code(0x32);
94
95 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000096 sb7xx_51xx_lpc_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +000097
Edward O'Callaghanf2920022014-04-27 00:41:50 +100098 ite_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Edward O'Callaghan2e4dea62014-05-12 05:02:58 +100099 it8718f_disable_reboot(GPIO_DEV);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000100 console_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000101
102// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
103
104 /* Halt if there was a built in self test failure */
105 report_bist_failure(bist);
106
107 // Load MPB
108 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200109 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000110 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200111 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
112 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000113
114 /* Setup sysinfo defaults */
115 set_sysinfo_in_ram(0);
116
117 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200118
Wang Qing Pei3f901252010-08-17 11:08:31 +0000119 post_code(0x33);
120
121 cpuSetAMDMSR();
122 post_code(0x34);
123
124 amd_ht_init(sysinfo);
125 post_code(0x35);
126
127 /* Setup nodes PCI space and start core 0 AP init. */
128 finalize_node_setup(sysinfo);
129
130 /* Setup any mainboard PCI settings etc. */
131 setup_mb_resource_map();
132 post_code(0x36);
133
134 /* wait for all the APs core0 started by finalize_node_setup. */
135 /* FIXME: A bunch of cores are going to start output to serial at once.
136 It would be nice to fixup prink spinlocks for ROM XIP mode.
137 I think it could be done by putting the spinlock flag in the cache
138 of the BSP located right after sysinfo.
139 */
140 wait_all_core0_started();
141
Patrick Georgie1667822012-05-05 15:29:32 +0200142#if CONFIG_LOGICAL_CPUS
Wang Qing Pei3f901252010-08-17 11:08:31 +0000143 /* Core0 on each node is configured. Now setup any additional cores. */
144 printk(BIOS_DEBUG, "start_other_cores()\n");
145 start_other_cores();
146 post_code(0x37);
147 wait_all_other_cores_started(bsp_apicid);
Uwe Hermann7b997052010-11-21 22:47:22 +0000148#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000149
150 post_code(0x38);
151
152 /* run _early_setup before soft-reset. */
153 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000154 sb7xx_51xx_early_setup();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000155
Uwe Hermann7b997052010-11-21 22:47:22 +0000156#if CONFIG_SET_FIDVID
Wang Qing Pei3f901252010-08-17 11:08:31 +0000157 msr = rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200158 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000159
160 /* FIXME: The sb fid change may survive the warm reset and only
161 need to be done once.*/
162 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
163
164 post_code(0x39);
165
166 if (!warm_reset_detect(0)) { // BSP is node 0
167 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
168 } else {
169 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
170 }
171
172 post_code(0x3A);
173
174 /* show final fid and vid */
175 msr=rdmsr(0xc0010071);
Elyes HAOUASaedcc102014-07-21 08:07:19 +0200176 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000177#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000178
179 rs780_htinit();
180
181 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
182 if (!warm_reset_detect(0)) {
183 print_info("...WARM RESET...\n\n\n");
184 soft_reset();
185 die("After soft_reset_x - shouldn't see this message!!!\n");
186 }
187
188 post_code(0x3B);
189
190 /* It's the time to set ctrl in sysinfo now; */
191 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
192 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
193
194 post_code(0x40);
195
196// die("Die Before MCT init.");
197
198 printk(BIOS_DEBUG, "raminit_amdmct()\n");
199 raminit_amdmct(sysinfo);
200 post_code(0x41);
201
202/*
203 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
204 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
205 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
206 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
207*/
208
Wang Qing Pei3f901252010-08-17 11:08:31 +0000209// die("After MCT init before CAR disabled.");
210
211 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000212 sb7xx_51xx_before_pci_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000213
214 post_code(0x42);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000215 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
216 post_code(0x43); // Should never see this post code.
217}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000218
219/**
220 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
221 * Description:
222 * This routine is called every time a non-coherent chain is processed.
223 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
224 * swap list. The first part of the list controls the BUID assignment and the
225 * second part of the list provides the device to device linking. Device orientation
226 * can be detected automatically, or explicitly. See documentation for more details.
227 *
228 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
229 * based on each device's unit count.
230 *
231 * Parameters:
232 * @param[in] u8 node = The node on which this chain is located
233 * @param[in] u8 link = The link on the host for this chain
234 * @param[out] u8** list = supply a pointer to a list
235 * @param[out] BOOL result = true to use a manual list
236 * false to initialize the link automatically
237 */
238BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
239{
240 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
241 /* If the BUID was adjusted in early_ht we need to do the manual override */
242 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
243 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
244 if ((node == 0) && (link == 0)) { /* BSP SB link */
245 *List = swaplist;
246 return 1;
247 }
248 }
249
250 return 0;
251}