blob: 7b7f239d0e003e977f01cf8221d3024d5f403b11 [file] [log] [blame]
Wang Qing Pei3f901252010-08-17 11:08:31 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
Wang Qing Pei3f901252010-08-17 11:08:31 +000024#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
30#include <arch/romcc_io.h>
31#include <cpu/x86/lapic.h>
32#include <console/console.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000033#include <cpu/amd/model_10xxx_rev.h>
34#include "northbridge/amd/amdfam10/raminit.h"
35#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000036#include <lib.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000037#include "cpu/x86/lapic/boot_cpu.c"
38#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000039#include <console/loglevel.h>
40#include "cpu/x86/bist.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000041static int smbus_read_byte(u32 device, u32 address);
Wang Qing Pei3f901252010-08-17 11:08:31 +000042#include "superio/ite/it8718f/it8718f_early_serial.c"
Patrick Georgi5692c572010-10-05 13:40:31 +000043#include <usbdebug.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000044#include "cpu/x86/mtrr/earlymtrr.c"
45#include <cpu/amd/mtrr.h>
46#include "northbridge/amd/amdfam10/setup_resource_map.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000047#include "southbridge/amd/rs780/rs780_early_setup.c"
48#include "southbridge/amd/sb700/sb700_early_setup.c"
49#include "northbridge/amd/amdfam10/debug.c"
50
Uwe Hermann7b997052010-11-21 22:47:22 +000051static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei3f901252010-08-17 11:08:31 +000052
53static int spd_read_byte(u32 device, u32 address)
54{
Uwe Hermann7b997052010-11-21 22:47:22 +000055 return smbus_read_byte(device, address);
Wang Qing Pei3f901252010-08-17 11:08:31 +000056}
57
58#include "northbridge/amd/amdfam10/amdfam10.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000059#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
60#include "northbridge/amd/amdfam10/amdfam10_pci.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000061#include "resourcemap.c"
62#include "cpu/amd/quadcore/quadcore.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000063#include "cpu/amd/car/post_cache_as_ram.c"
64#include "cpu/amd/microcode/microcode.c"
65#include "cpu/amd/model_10xxx/update_microcode.c"
66#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000067#include "northbridge/amd/amdfam10/early_ht.c"
68#include "southbridge/amd/sb700/sb700_early_setup.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000069#include <spd.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000070
Wang Qing Pei3f901252010-08-17 11:08:31 +000071void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
72{
Wang Qing Pei3f901252010-08-17 11:08:31 +000073 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
74 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000075 u32 bsp_apicid = 0, val;
Wang Qing Pei3f901252010-08-17 11:08:31 +000076 msr_t msr;
77
78 if (!cpu_init_detectedx && boot_cpu()) {
79 /* Nothing special needs to be done to find bus 0 */
80 /* Allow the HT devices to be found */
81 /* mov bsp to bus 0xff when > 8 nodes */
82 set_bsp_node_CHtExtNodeCfgEn();
83 enumerate_ht_chain();
Wang Qing Pei3f901252010-08-17 11:08:31 +000084 sb700_pci_port80();
85 }
86
87 post_code(0x30);
88
89 if (bist == 0) {
90 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
91 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
92 }
93
94 post_code(0x32);
95
96 enable_rs780_dev8();
97 sb700_lpc_init();
98
99 it8718f_enable_serial(0, CONFIG_TTYS0_BASE);
100 it8718f_disable_reboot();
101 uart_init();
Uwe Hermannb015d022010-09-24 18:18:20 +0000102
103#if CONFIG_USBDEBUG
Uwe Hermannae3f2b32010-10-02 20:36:26 +0000104 sb700_enable_usbdebug(CONFIG_USBDEBUG_DEFAULT_PORT);
Uwe Hermannb015d022010-09-24 18:18:20 +0000105 early_usbdebug_init();
106#endif
107
Wang Qing Pei3f901252010-08-17 11:08:31 +0000108 console_init();
109 printk(BIOS_DEBUG, "\n");
110
111// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
112
113 /* Halt if there was a built in self test failure */
114 report_bist_failure(bist);
115
116 // Load MPB
117 val = cpuid_eax(1);
118 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
119 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
120 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
121 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
122
123 /* Setup sysinfo defaults */
124 set_sysinfo_in_ram(0);
125
126 update_microcode(val);
127 post_code(0x33);
128
129 cpuSetAMDMSR();
130 post_code(0x34);
131
132 amd_ht_init(sysinfo);
133 post_code(0x35);
134
135 /* Setup nodes PCI space and start core 0 AP init. */
136 finalize_node_setup(sysinfo);
137
138 /* Setup any mainboard PCI settings etc. */
139 setup_mb_resource_map();
140 post_code(0x36);
141
142 /* wait for all the APs core0 started by finalize_node_setup. */
143 /* FIXME: A bunch of cores are going to start output to serial at once.
144 It would be nice to fixup prink spinlocks for ROM XIP mode.
145 I think it could be done by putting the spinlock flag in the cache
146 of the BSP located right after sysinfo.
147 */
148 wait_all_core0_started();
149
Uwe Hermann7b997052010-11-21 22:47:22 +0000150#if CONFIG_LOGICAL_CPUS==1
Wang Qing Pei3f901252010-08-17 11:08:31 +0000151 /* Core0 on each node is configured. Now setup any additional cores. */
152 printk(BIOS_DEBUG, "start_other_cores()\n");
153 start_other_cores();
154 post_code(0x37);
155 wait_all_other_cores_started(bsp_apicid);
Uwe Hermann7b997052010-11-21 22:47:22 +0000156#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000157
158 post_code(0x38);
159
160 /* run _early_setup before soft-reset. */
161 rs780_early_setup();
162 sb700_early_setup();
163
Uwe Hermann7b997052010-11-21 22:47:22 +0000164#if CONFIG_SET_FIDVID
Wang Qing Pei3f901252010-08-17 11:08:31 +0000165 msr = rdmsr(0xc0010071);
166 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
167
168 /* FIXME: The sb fid change may survive the warm reset and only
169 need to be done once.*/
170 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
171
172 post_code(0x39);
173
174 if (!warm_reset_detect(0)) { // BSP is node 0
175 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
176 } else {
177 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
178 }
179
180 post_code(0x3A);
181
182 /* show final fid and vid */
183 msr=rdmsr(0xc0010071);
184 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000185#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000186
187 rs780_htinit();
188
189 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
190 if (!warm_reset_detect(0)) {
191 print_info("...WARM RESET...\n\n\n");
192 soft_reset();
193 die("After soft_reset_x - shouldn't see this message!!!\n");
194 }
195
196 post_code(0x3B);
197
198 /* It's the time to set ctrl in sysinfo now; */
199 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
200 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
201
202 post_code(0x40);
203
204// die("Die Before MCT init.");
205
206 printk(BIOS_DEBUG, "raminit_amdmct()\n");
207 raminit_amdmct(sysinfo);
208 post_code(0x41);
209
210/*
211 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
212 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
213 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
214 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
215*/
216
217// ram_check(0x00200000, 0x00200000 + (640 * 1024));
218// ram_check(0x40200000, 0x40200000 + (640 * 1024));
219
220
221// die("After MCT init before CAR disabled.");
222
223 rs780_before_pci_init();
224 sb700_before_pci_init();
225
226 post_code(0x42);
227 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
228 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
229 post_code(0x43); // Should never see this post code.
230}