blob: 12c7967b2ca0e5d683d1e0d36bd9ab2d36e900cd [file] [log] [blame]
Wang Qing Pei3f901252010-08-17 11:08:31 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Wang Qing Pei3f901252010-08-17 11:08:31 +000018 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
Wang Qing Pei3f901252010-08-17 11:08:31 +000024#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000030#include <cpu/x86/lapic.h>
31#include <console/console.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000032#include <cpu/amd/model_10xxx_rev.h>
33#include "northbridge/amd/amdfam10/raminit.h"
34#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000035#include <lib.h>
Kyösti Mälkkic66f1cb2013-08-12 16:09:00 +030036#include "cpu/x86/lapic.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000037#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000038#include <console/loglevel.h>
39#include "cpu/x86/bist.h"
stepan8301d832010-12-08 07:07:33 +000040#include "superio/ite/it8718f/early_serial.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000041#include "cpu/x86/mtrr/earlymtrr.c"
42#include <cpu/amd/mtrr.h>
43#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000044#include "southbridge/amd/rs780/early_setup.c"
efdesign9800c8c4a2011-07-20 12:37:58 -060045#include "southbridge/amd/sb700/sb700.h"
46#include "southbridge/amd/sb700/smbus.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000047#include "northbridge/amd/amdfam10/debug.c"
48
Uwe Hermann7b997052010-11-21 22:47:22 +000049static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei3f901252010-08-17 11:08:31 +000050
51static int spd_read_byte(u32 device, u32 address)
52{
efdesign9800c8c4a2011-07-20 12:37:58 -060053 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei3f901252010-08-17 11:08:31 +000054}
55
56#include "northbridge/amd/amdfam10/amdfam10.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000057#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000058#include "northbridge/amd/amdfam10/pci.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000059#include "resourcemap.c"
60#include "cpu/amd/quadcore/quadcore.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000061#include "cpu/amd/car/post_cache_as_ram.c"
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +020062#include "cpu/amd/microcode.h"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000063
Wang Qing Pei3f901252010-08-17 11:08:31 +000064#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000065#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000066#include <spd.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000067
Wang Qing Pei3f901252010-08-17 11:08:31 +000068void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
69{
Patrick Georgibbc880e2012-11-20 18:20:56 +010070 struct sys_info *sysinfo = &sysinfo_car;
Wang Qing Pei3f901252010-08-17 11:08:31 +000071 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000072 u32 bsp_apicid = 0, val;
Wang Qing Pei3f901252010-08-17 11:08:31 +000073 msr_t msr;
74
75 if (!cpu_init_detectedx && boot_cpu()) {
76 /* Nothing special needs to be done to find bus 0 */
77 /* Allow the HT devices to be found */
78 /* mov bsp to bus 0xff when > 8 nodes */
79 set_bsp_node_CHtExtNodeCfgEn();
80 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000081 sb7xx_51xx_pci_port80();
Wang Qing Pei3f901252010-08-17 11:08:31 +000082 }
83
84 post_code(0x30);
85
86 if (bist == 0) {
87 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
88 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
89 }
90
91 post_code(0x32);
92
93 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +000094 sb7xx_51xx_lpc_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +000095
96 it8718f_enable_serial(0, CONFIG_TTYS0_BASE);
97 it8718f_disable_reboot();
Wang Qing Pei3f901252010-08-17 11:08:31 +000098 console_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +000099
100// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
101
102 /* Halt if there was a built in self test failure */
103 report_bist_failure(bist);
104
105 // Load MPB
106 val = cpuid_eax(1);
107 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
108 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
109 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
110 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
111
112 /* Setup sysinfo defaults */
113 set_sysinfo_in_ram(0);
114
115 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200116
Wang Qing Pei3f901252010-08-17 11:08:31 +0000117 post_code(0x33);
118
119 cpuSetAMDMSR();
120 post_code(0x34);
121
122 amd_ht_init(sysinfo);
123 post_code(0x35);
124
125 /* Setup nodes PCI space and start core 0 AP init. */
126 finalize_node_setup(sysinfo);
127
128 /* Setup any mainboard PCI settings etc. */
129 setup_mb_resource_map();
130 post_code(0x36);
131
132 /* wait for all the APs core0 started by finalize_node_setup. */
133 /* FIXME: A bunch of cores are going to start output to serial at once.
134 It would be nice to fixup prink spinlocks for ROM XIP mode.
135 I think it could be done by putting the spinlock flag in the cache
136 of the BSP located right after sysinfo.
137 */
138 wait_all_core0_started();
139
Patrick Georgie1667822012-05-05 15:29:32 +0200140#if CONFIG_LOGICAL_CPUS
Wang Qing Pei3f901252010-08-17 11:08:31 +0000141 /* Core0 on each node is configured. Now setup any additional cores. */
142 printk(BIOS_DEBUG, "start_other_cores()\n");
143 start_other_cores();
144 post_code(0x37);
145 wait_all_other_cores_started(bsp_apicid);
Uwe Hermann7b997052010-11-21 22:47:22 +0000146#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000147
148 post_code(0x38);
149
150 /* run _early_setup before soft-reset. */
151 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000152 sb7xx_51xx_early_setup();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000153
Uwe Hermann7b997052010-11-21 22:47:22 +0000154#if CONFIG_SET_FIDVID
Wang Qing Pei3f901252010-08-17 11:08:31 +0000155 msr = rdmsr(0xc0010071);
156 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
157
158 /* FIXME: The sb fid change may survive the warm reset and only
159 need to be done once.*/
160 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
161
162 post_code(0x39);
163
164 if (!warm_reset_detect(0)) { // BSP is node 0
165 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
166 } else {
167 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
168 }
169
170 post_code(0x3A);
171
172 /* show final fid and vid */
173 msr=rdmsr(0xc0010071);
174 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000175#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000176
177 rs780_htinit();
178
179 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
180 if (!warm_reset_detect(0)) {
181 print_info("...WARM RESET...\n\n\n");
182 soft_reset();
183 die("After soft_reset_x - shouldn't see this message!!!\n");
184 }
185
186 post_code(0x3B);
187
188 /* It's the time to set ctrl in sysinfo now; */
189 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
190 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
191
192 post_code(0x40);
193
194// die("Die Before MCT init.");
195
196 printk(BIOS_DEBUG, "raminit_amdmct()\n");
197 raminit_amdmct(sysinfo);
198 post_code(0x41);
199
200/*
201 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
202 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
203 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
204 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
205*/
206
Wang Qing Pei3f901252010-08-17 11:08:31 +0000207// die("After MCT init before CAR disabled.");
208
209 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000210 sb7xx_51xx_before_pci_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000211
212 post_code(0x42);
Wang Qing Pei3f901252010-08-17 11:08:31 +0000213 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
214 post_code(0x43); // Should never see this post code.
215}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000216
217/**
218 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
219 * Description:
220 * This routine is called every time a non-coherent chain is processed.
221 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
222 * swap list. The first part of the list controls the BUID assignment and the
223 * second part of the list provides the device to device linking. Device orientation
224 * can be detected automatically, or explicitly. See documentation for more details.
225 *
226 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
227 * based on each device's unit count.
228 *
229 * Parameters:
230 * @param[in] u8 node = The node on which this chain is located
231 * @param[in] u8 link = The link on the host for this chain
232 * @param[out] u8** list = supply a pointer to a list
233 * @param[out] BOOL result = true to use a manual list
234 * false to initialize the link automatically
235 */
236BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
237{
238 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
239 /* If the BUID was adjusted in early_ht we need to do the manual override */
240 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
241 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
242 if ((node == 0) && (link == 0)) { /* BSP SB link */
243 *List = swaplist;
244 return 1;
245 }
246 }
247
248 return 0;
249}