blob: fcf023b105ae50962b83db4c4e58cfc75ec2b881 [file] [log] [blame]
Wang Qing Pei3f901252010-08-17 11:08:31 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Wang Qing Pei <wangqingpei@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
Wang Qing Pei3f901252010-08-17 11:08:31 +000024#include <stdint.h>
25#include <string.h>
26#include <device/pci_def.h>
27#include <device/pci_ids.h>
28#include <arch/io.h>
29#include <device/pnp_def.h>
30#include <arch/romcc_io.h>
31#include <cpu/x86/lapic.h>
32#include <console/console.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000033#include <cpu/amd/model_10xxx_rev.h>
34#include "northbridge/amd/amdfam10/raminit.h"
35#include "northbridge/amd/amdfam10/amdfam10.h"
Patrick Georgid0835952010-10-05 09:07:10 +000036#include <lib.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000037#include "cpu/x86/lapic/boot_cpu.c"
38#include "northbridge/amd/amdfam10/reset_test.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000039#include <console/loglevel.h>
40#include "cpu/x86/bist.h"
stepan8301d832010-12-08 07:07:33 +000041#include "superio/ite/it8718f/early_serial.c"
Patrick Georgi5692c572010-10-05 13:40:31 +000042#include <usbdebug.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000043#include "cpu/x86/mtrr/earlymtrr.c"
44#include <cpu/amd/mtrr.h>
45#include "northbridge/amd/amdfam10/setup_resource_map.c"
stepan836ae292010-12-08 05:42:47 +000046#include "southbridge/amd/rs780/early_setup.c"
efdesign9800c8c4a2011-07-20 12:37:58 -060047#include "southbridge/amd/sb700/sb700.h"
48#include "southbridge/amd/sb700/smbus.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000049#include "northbridge/amd/amdfam10/debug.c"
50
Uwe Hermann7b997052010-11-21 22:47:22 +000051static void activate_spd_rom(const struct mem_controller *ctrl) { }
Wang Qing Pei3f901252010-08-17 11:08:31 +000052
53static int spd_read_byte(u32 device, u32 address)
54{
efdesign9800c8c4a2011-07-20 12:37:58 -060055 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
Wang Qing Pei3f901252010-08-17 11:08:31 +000056}
57
58#include "northbridge/amd/amdfam10/amdfam10.h"
Wang Qing Pei3f901252010-08-17 11:08:31 +000059#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
stepan8301d832010-12-08 07:07:33 +000060#include "northbridge/amd/amdfam10/pci.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000061#include "resourcemap.c"
62#include "cpu/amd/quadcore/quadcore.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000063#include "cpu/amd/car/post_cache_as_ram.c"
64#include "cpu/amd/microcode/microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000065
66#if CONFIG_UPDATE_CPU_MICROCODE
Wang Qing Pei3f901252010-08-17 11:08:31 +000067#include "cpu/amd/model_10xxx/update_microcode.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000068#endif
69
Wang Qing Pei3f901252010-08-17 11:08:31 +000070#include "cpu/amd/model_10xxx/init_cpus.c"
Wang Qing Pei3f901252010-08-17 11:08:31 +000071#include "northbridge/amd/amdfam10/early_ht.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000072#include <spd.h>
Wang Qing Pei3f901252010-08-17 11:08:31 +000073
Wang Qing Pei3f901252010-08-17 11:08:31 +000074void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
75{
Wang Qing Pei3f901252010-08-17 11:08:31 +000076 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
77 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Uwe Hermann7b997052010-11-21 22:47:22 +000078 u32 bsp_apicid = 0, val;
Wang Qing Pei3f901252010-08-17 11:08:31 +000079 msr_t msr;
80
81 if (!cpu_init_detectedx && boot_cpu()) {
82 /* Nothing special needs to be done to find bus 0 */
83 /* Allow the HT devices to be found */
84 /* mov bsp to bus 0xff when > 8 nodes */
85 set_bsp_node_CHtExtNodeCfgEn();
86 enumerate_ht_chain();
Zheng Baoc3422232011-03-28 03:33:10 +000087 sb7xx_51xx_pci_port80();
Wang Qing Pei3f901252010-08-17 11:08:31 +000088 }
89
90 post_code(0x30);
91
92 if (bist == 0) {
93 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
94 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
95 }
96
97 post_code(0x32);
98
99 enable_rs780_dev8();
Zheng Baoc3422232011-03-28 03:33:10 +0000100 sb7xx_51xx_lpc_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000101
102 it8718f_enable_serial(0, CONFIG_TTYS0_BASE);
103 it8718f_disable_reboot();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000104 console_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000105
106// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
107
108 /* Halt if there was a built in self test failure */
109 report_bist_failure(bist);
110
111 // Load MPB
112 val = cpuid_eax(1);
113 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
114 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
115 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
116 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
117
118 /* Setup sysinfo defaults */
119 set_sysinfo_in_ram(0);
120
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000121#if CONFIG_UPDATE_CPU_MICROCODE
Wang Qing Pei3f901252010-08-17 11:08:31 +0000122 update_microcode(val);
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +0000123#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000124 post_code(0x33);
125
126 cpuSetAMDMSR();
127 post_code(0x34);
128
129 amd_ht_init(sysinfo);
130 post_code(0x35);
131
132 /* Setup nodes PCI space and start core 0 AP init. */
133 finalize_node_setup(sysinfo);
134
135 /* Setup any mainboard PCI settings etc. */
136 setup_mb_resource_map();
137 post_code(0x36);
138
139 /* wait for all the APs core0 started by finalize_node_setup. */
140 /* FIXME: A bunch of cores are going to start output to serial at once.
141 It would be nice to fixup prink spinlocks for ROM XIP mode.
142 I think it could be done by putting the spinlock flag in the cache
143 of the BSP located right after sysinfo.
144 */
145 wait_all_core0_started();
146
Uwe Hermann7b997052010-11-21 22:47:22 +0000147#if CONFIG_LOGICAL_CPUS==1
Wang Qing Pei3f901252010-08-17 11:08:31 +0000148 /* Core0 on each node is configured. Now setup any additional cores. */
149 printk(BIOS_DEBUG, "start_other_cores()\n");
150 start_other_cores();
151 post_code(0x37);
152 wait_all_other_cores_started(bsp_apicid);
Uwe Hermann7b997052010-11-21 22:47:22 +0000153#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000154
155 post_code(0x38);
156
157 /* run _early_setup before soft-reset. */
158 rs780_early_setup();
Zheng Baoc3422232011-03-28 03:33:10 +0000159 sb7xx_51xx_early_setup();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000160
Uwe Hermann7b997052010-11-21 22:47:22 +0000161#if CONFIG_SET_FIDVID
Wang Qing Pei3f901252010-08-17 11:08:31 +0000162 msr = rdmsr(0xc0010071);
163 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
164
165 /* FIXME: The sb fid change may survive the warm reset and only
166 need to be done once.*/
167 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
168
169 post_code(0x39);
170
171 if (!warm_reset_detect(0)) { // BSP is node 0
172 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
173 } else {
174 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
175 }
176
177 post_code(0x3A);
178
179 /* show final fid and vid */
180 msr=rdmsr(0xc0010071);
181 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
Uwe Hermann7b997052010-11-21 22:47:22 +0000182#endif
Wang Qing Pei3f901252010-08-17 11:08:31 +0000183
184 rs780_htinit();
185
186 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
187 if (!warm_reset_detect(0)) {
188 print_info("...WARM RESET...\n\n\n");
189 soft_reset();
190 die("After soft_reset_x - shouldn't see this message!!!\n");
191 }
192
193 post_code(0x3B);
194
195 /* It's the time to set ctrl in sysinfo now; */
196 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
197 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
198
199 post_code(0x40);
200
201// die("Die Before MCT init.");
202
203 printk(BIOS_DEBUG, "raminit_amdmct()\n");
204 raminit_amdmct(sysinfo);
205 post_code(0x41);
206
207/*
208 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
209 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
210 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
211 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
212*/
213
Wang Qing Pei3f901252010-08-17 11:08:31 +0000214// die("After MCT init before CAR disabled.");
215
216 rs780_before_pci_init();
Zheng Baoc3422232011-03-28 03:33:10 +0000217 sb7xx_51xx_before_pci_init();
Wang Qing Pei3f901252010-08-17 11:08:31 +0000218
219 post_code(0x42);
220 printk(BIOS_DEBUG, "\n*** Yes, the copy/decompress is taking a while, FIXME!\n");
221 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
222 post_code(0x43); // Should never see this post code.
223}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000224
225/**
226 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
227 * Description:
228 * This routine is called every time a non-coherent chain is processed.
229 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
230 * swap list. The first part of the list controls the BUID assignment and the
231 * second part of the list provides the device to device linking. Device orientation
232 * can be detected automatically, or explicitly. See documentation for more details.
233 *
234 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
235 * based on each device's unit count.
236 *
237 * Parameters:
238 * @param[in] u8 node = The node on which this chain is located
239 * @param[in] u8 link = The link on the host for this chain
240 * @param[out] u8** list = supply a pointer to a list
241 * @param[out] BOOL result = true to use a manual list
242 * false to initialize the link automatically
243 */
244BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
245{
246 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
247 /* If the BUID was adjusted in early_ht we need to do the manual override */
248 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
249 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
250 if ((node == 0) && (link == 0)) { /* BSP SB link */
251 *List = swaplist;
252 return 1;
253 }
254 }
255
256 return 0;
257}