blob: 3f420c0d344d14d6667f04715f2725e53b3685ea [file] [log] [blame]
Angel Pons93bcf242020-04-03 01:22:17 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Edward O'Callaghan4726a872014-01-25 07:40:39 +11002
Edward O'Callaghan4726a872014-01-25 07:40:39 +11003
Kyösti Mälkki87df2672017-09-23 14:36:16 +03004#include <AGESA.h>
Kyösti Mälkkif61ffcf2017-03-04 07:48:32 +02005#include <northbridge/amd/agesa/state_machine.h>
Kyösti Mälkki53052fe2016-04-27 09:04:11 +03006#include <PlatformMemoryConfiguration.h>
Edward O'Callaghan5ff4b082014-03-29 17:54:26 +11007
Kyösti Mälkki87df2672017-09-23 14:36:16 +03008static const PCIe_PORT_DESCRIPTOR PortList[] = {
9 /* (PCIe port, Lanes 4, PCI Device Number 4, ...) */
10 {
11 0,
12 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 4, 4),
Kyösti Mälkkic7008292017-09-23 19:12:38 +030013 PCIE_PORT_DATA_INITIALIZER(PortEnabled,
14 ChannelTypeExt6db,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030015 4,
Kyösti Mälkkic7008292017-09-23 19:12:38 +030016 HotplugDisabled,
17 PcieGen2,
18 PcieGen2,
19 AspmL0sL1,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030020 46)
21 },
22 /* (PCIe port, Lanes 5, PCI Device Number 5, ...) */
23 {
24 0,
25 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 5, 5),
Kyösti Mälkkic7008292017-09-23 19:12:38 +030026 PCIE_PORT_DATA_INITIALIZER(PortEnabled,
27 ChannelTypeExt6db,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030028 5,
Kyösti Mälkkic7008292017-09-23 19:12:38 +030029 HotplugDisabled,
30 PcieGen2,
31 PcieGen2,
32 AspmL0sL1,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030033 46)
34 },
35 /* (PCIe port, Lanes 6, PCI Device Number 6, ...) */
36 {
37 0,
38 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 6, 6),
Kyösti Mälkkic7008292017-09-23 19:12:38 +030039 PCIE_PORT_DATA_INITIALIZER(PortEnabled,
40 ChannelTypeExt6db,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030041 6,
Kyösti Mälkkic7008292017-09-23 19:12:38 +030042 HotplugDisabled,
43 PcieGen2,
44 PcieGen2,
45 AspmL0sL1,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030046 46)
47 },
48 /* (PCIe port, Lanes 7, PCI Device Number 7, ...) */
49 {
50 0,
51 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 7, 7),
Kyösti Mälkkic7008292017-09-23 19:12:38 +030052 PCIE_PORT_DATA_INITIALIZER(PortDisabled,
53 ChannelTypeExt6db,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030054 7,
Kyösti Mälkkic7008292017-09-23 19:12:38 +030055 HotplugDisabled,
56 PcieGen2,
57 PcieGen2,
58 AspmL0sL1,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030059 0)
60 },
61 /* (PCIe port, Lanes 8, PCI Device Number 8, ...) */
62 {
63 DESCRIPTOR_TERMINATE_LIST,
64 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 0, 3),
Kyösti Mälkkic7008292017-09-23 19:12:38 +030065 PCIE_PORT_DATA_INITIALIZER(PortEnabled,
66 ChannelTypeExt6db,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030067 8,
Kyösti Mälkkic7008292017-09-23 19:12:38 +030068 HotplugDisabled,
69 PcieGen2,
70 PcieGen2,
71 AspmL0sL1,
Kyösti Mälkki87df2672017-09-23 14:36:16 +030072 0)
73 }
74};
Edward O'Callaghan4726a872014-01-25 07:40:39 +110075
Kyösti Mälkki87df2672017-09-23 14:36:16 +030076static const PCIe_DDI_DESCRIPTOR DdiList[] = {
77 /* (DDI interface Lanes 8:11, DdA, ...) */
78 {
79 0,
80 PCIE_ENGINE_DATA_INITIALIZER(PcieDdiEngine, 8, 11),
81 /* PCIE_DDI_DATA_INITIALIZER(ConnectorTypeDP, Aux1, Hdp1) */
82 {ConnectorTypeLvds, Aux1, Hdp1}
83 },
84 /* (DDI interface Lanes 12:15, DdB, ...) */
85 {
86 DESCRIPTOR_TERMINATE_LIST,
87 PCIE_ENGINE_DATA_INITIALIZER(PcieDdiEngine, 12, 15),
88 /* PCIE_DDI_DATA_INITIALIZER(ConnectorTypeDP, Aux2, Hdp2) */
89 {ConnectorTypeDP, Aux2, Hdp2}
90 }
91};
92
93static const PCIe_COMPLEX_DESCRIPTOR PcieComplex = {
94 .Flags = DESCRIPTOR_TERMINATE_LIST,
95 .SocketId = 0,
96 .PciePortList = PortList,
97 .DdiLinkList = DdiList,
98};
Kyösti Mälkki6e74b2c2014-12-16 07:34:58 +020099
Kyösti Mälkkif61ffcf2017-03-04 07:48:32 +0200100void board_BeforeInitEarly(struct sysinfo *cb, AMD_EARLY_PARAMS *InitEarly)
Edward O'Callaghan4726a872014-01-25 07:40:39 +1100101{
Kyösti Mälkki87df2672017-09-23 14:36:16 +0300102 InitEarly->GnbConfig.PcieComplexList = &PcieComplex;
103 InitEarly->GnbConfig.PsppPolicy = 0;
Edward O'Callaghan4726a872014-01-25 07:40:39 +1100104}
Kyösti Mälkki6e74b2c2014-12-16 07:34:58 +0200105
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300106/**
Martin Roth50863da2021-10-01 14:37:30 -0600107 * @brief Customer Overrides Memory Table
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300108 *
109 * Platform Specific Overriding Table allows IBV/OEM to pass in platform
110 * information to AGESA
111 * (e.g. MemClk routing, the number of DIMM slots per channel,...).
112 * If PlatformSpecificTable is populated, AGESA will base its settings on the
113 * data from the table. Otherwise, it will use its default conservative settings.
114 */
Kyösti Mälkkif61ffcf2017-03-04 07:48:32 +0200115static const PSO_ENTRY ROMDATA PlatformMemoryTable[] = {
Kyösti Mälkkie52738b2017-09-21 12:32:43 +0300116 NUMBER_OF_DIMMS_SUPPORTED(ANY_SOCKET, ANY_CHANNEL, 2),
117 NUMBER_OF_CHANNELS_SUPPORTED(ANY_SOCKET, 1),
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300118 PSO_END
119};
120
Kyösti Mälkkif61ffcf2017-03-04 07:48:32 +0200121void board_BeforeInitPost(struct sysinfo *cb, AMD_POST_PARAMS *InitPost)
122{
123 InitPost->MemConfig.PlatformMemoryConfiguration = (PSO_ENTRY *)PlatformMemoryTable;
124}