blob: 68eb6ea5887e0294c094be93bd70aefd55a958d2 [file] [log] [blame]
Raul E Rangelb3c41322020-05-20 14:07:41 -06001# SPDX-License-Identifier: GPL-2.0-or-later
Kane Chen807ce622021-03-05 17:57:21 +08002fw_config
3 field TOUCHPAD 26
4 option REGULAR_TOUCHPAD 1
5 option NUMPAD_TOUCHPAD 0
6 end
7end
8
Raul E Rangelb3c41322020-05-20 14:07:41 -06009chip soc/amd/picasso
10
11 # Set FADT Configuration
Raul E Rangel1c88b102021-02-11 10:35:32 -070012 register "common_config.fadt_boot_arch" = "ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042"
Felix Held5ad4dcb2020-08-13 01:27:39 +020013 # See table 5-34 ACPI 6.3 spec
Raul E Rangel1c88b102021-02-11 10:35:32 -070014 register "common_config.fadt_flags" = "ACPI_FADT_SLEEP_BUTTON | ACPI_FADT_SEALED_CASE"
Raul E Rangelb3c41322020-05-20 14:07:41 -060015
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060016 # ACP Configuration
17 register "common_config.acp_config" = "{
18 .acp_pin_cfg = I2S_PINS_I2S_TDM,
19 .acp_i2s_wake_enable = 0,
20 .acp_pme_enable = 0,
21 }"
Raul E Rangelb3c41322020-05-20 14:07:41 -060022
23 # Start : OPN Performance Configuration
Martin Roth50863da2021-10-01 14:37:30 -060024 # (Configuration that is common for all variants)
Raul E Rangelb3c41322020-05-20 14:07:41 -060025 # For the below fields, 0 indicates use SOC default
26
27 # PROCHOT_L de-assertion Ramp Time
Zheng Bao795d73c2020-10-27 15:36:55 +080028 register "prochot_l_deassertion_ramp_time_ms" = "20"
Raul E Rangelb3c41322020-05-20 14:07:41 -060029
30 # Lower die temperature limit
Zheng Bao795d73c2020-10-27 15:36:55 +080031 register "thermctl_limit_degreeC" = "100"
Raul E Rangelb3c41322020-05-20 14:07:41 -060032
33 # FP5 Processor Voltage Supply PSI Currents
Zheng Bao795d73c2020-10-27 15:36:55 +080034 register "psi0_current_limit_mA" = "18000"
35 register "psi0_soc_current_limit_mA" = "12000"
36 register "vddcr_soc_voltage_margin_mV" = "0"
37 register "vddcr_vdd_voltage_margin_mV" = "0"
Raul E Rangelb3c41322020-05-20 14:07:41 -060038
39 # VRM Limits
Zheng Bao795d73c2020-10-27 15:36:55 +080040 register "vrm_maximum_current_limit_mA" = "0"
41 register "vrm_soc_maximum_current_limit_mA" = "0"
42 register "vrm_current_limit_mA" = "0"
43 register "vrm_soc_current_limit_mA" = "0"
Raul E Rangelb3c41322020-05-20 14:07:41 -060044
45 # Misc SMU settings
46 register "sb_tsi_alert_comparator_mode_en" = "0"
47 register "core_dldo_bypass" = "1"
48 register "min_soc_vid_offset" = "0"
49 register "aclk_dpm0_freq_400MHz" = "0"
50
51 # End : OPN Performance Configuration
52
Raul E Rangel7c79d832020-09-03 14:30:33 -060053 register "emmc_config" = "{
54 .timing = SD_EMMC_EMMC_HS400,
Raul E Rangel94be1f72020-09-03 15:46:56 -060055 .sdr104_hs400_driver_strength = SD_EMMC_DRIVE_STRENGTH_A,
56 /*
57 * The reference design was missing a pull-up on the CMD line.
58 * This means we can't run at the full 400 kHz. By setting this
59 * to 1 we run at the slowest frequency possible by the
60 * controller (~97 kHz).
61 *
62 * Boards that have the pull-up should correctly set this.
63 */
64 .init_khz_preset = 1,
Raul E Rangel7c79d832020-09-03 14:30:33 -060065 }"
Raul E Rangelb3c41322020-05-20 14:07:41 -060066
Felix Held1d0154c2020-07-23 19:37:42 +020067 register "has_usb2_phy_tune_params" = "1"
68
Chris Wang1e3e5282020-06-23 21:10:57 +080069 # Controller0 Port0 Default
Felix Held3a7389e2020-07-23 18:22:30 +020070 register "usb_2_port_tune_params[0]" = "{
Julian Schroedere286ef92021-03-04 15:50:41 -060071 .com_pds_tune = 0x07,
Chris Wang1e3e5282020-06-23 21:10:57 +080072 .sq_rx_tune = 0x3,
73 .tx_fsls_tune = 0x3,
74 .tx_pre_emp_amp_tune = 0x03,
75 .tx_pre_emp_pulse_tune = 0x0,
76 .tx_rise_tune = 0x1,
Kevin Chiude20b282020-11-19 14:09:47 +080077 .tx_vref_tune = 0x6,
Chris Wang1e3e5282020-06-23 21:10:57 +080078 .tx_hsxv_tune = 0x3,
79 .tx_res_tune = 0x01,
80 }"
81
82 # Controller0 Port1 Default
Felix Held3a7389e2020-07-23 18:22:30 +020083 register "usb_2_port_tune_params[1]" = "{
Julian Schroedere286ef92021-03-04 15:50:41 -060084 .com_pds_tune = 0x07,
Chris Wang1e3e5282020-06-23 21:10:57 +080085 .sq_rx_tune = 0x3,
86 .tx_fsls_tune = 0x3,
87 .tx_pre_emp_amp_tune = 0x03,
88 .tx_pre_emp_pulse_tune = 0x0,
89 .tx_rise_tune = 0x1,
Kevin Chiude20b282020-11-19 14:09:47 +080090 .tx_vref_tune = 0x6,
Chris Wang1e3e5282020-06-23 21:10:57 +080091 .tx_hsxv_tune = 0x3,
92 .tx_res_tune = 0x01,
93 }"
94
95 # Controller0 Port2 Default
Felix Held3a7389e2020-07-23 18:22:30 +020096 register "usb_2_port_tune_params[2]" = "{
Julian Schroedere286ef92021-03-04 15:50:41 -060097 .com_pds_tune = 0x07,
Chris Wang1e3e5282020-06-23 21:10:57 +080098 .sq_rx_tune = 0x3,
99 .tx_fsls_tune = 0x3,
100 .tx_pre_emp_amp_tune = 0x03,
101 .tx_pre_emp_pulse_tune = 0x0,
102 .tx_rise_tune = 0x1,
Kevin Chiude20b282020-11-19 14:09:47 +0800103 .tx_vref_tune = 0x6,
Chris Wang1e3e5282020-06-23 21:10:57 +0800104 .tx_hsxv_tune = 0x3,
105 .tx_res_tune = 0x01,
106 }"
107
108 # Controller0 Port3 Default
Felix Held3a7389e2020-07-23 18:22:30 +0200109 register "usb_2_port_tune_params[3]" = "{
Julian Schroedere286ef92021-03-04 15:50:41 -0600110 .com_pds_tune = 0x07,
Chris Wang1e3e5282020-06-23 21:10:57 +0800111 .sq_rx_tune = 0x3,
112 .tx_fsls_tune = 0x3,
113 .tx_pre_emp_amp_tune = 0x03,
114 .tx_pre_emp_pulse_tune = 0x0,
115 .tx_rise_tune = 0x1,
Kevin Chiude20b282020-11-19 14:09:47 +0800116 .tx_vref_tune = 0x6,
Chris Wang1e3e5282020-06-23 21:10:57 +0800117 .tx_hsxv_tune = 0x3,
118 .tx_res_tune = 0x01,
119 }"
120
121 # Controller1 Port0 Default
Felix Held3a7389e2020-07-23 18:22:30 +0200122 register "usb_2_port_tune_params[4]" = "{
Julian Schroedere286ef92021-03-04 15:50:41 -0600123 .com_pds_tune = 0x07,
Chris Wang1e3e5282020-06-23 21:10:57 +0800124 .sq_rx_tune = 0x3,
125 .tx_fsls_tune = 0x3,
126 .tx_pre_emp_amp_tune = 0x02,
127 .tx_pre_emp_pulse_tune = 0x0,
128 .tx_rise_tune = 0x1,
Kevin Chiude20b282020-11-19 14:09:47 +0800129 .tx_vref_tune = 0x5,
Chris Wang1e3e5282020-06-23 21:10:57 +0800130 .tx_hsxv_tune = 0x3,
131 .tx_res_tune = 0x01,
132 }"
133
134 # Controller1 Port1 Default
Felix Held3a7389e2020-07-23 18:22:30 +0200135 register "usb_2_port_tune_params[5]" = "{
Julian Schroedere286ef92021-03-04 15:50:41 -0600136 .com_pds_tune = 0x07,
Chris Wang1e3e5282020-06-23 21:10:57 +0800137 .sq_rx_tune = 0x3,
138 .tx_fsls_tune = 0x3,
139 .tx_pre_emp_amp_tune = 0x02,
140 .tx_pre_emp_pulse_tune = 0x0,
141 .tx_rise_tune = 0x1,
Kevin Chiude20b282020-11-19 14:09:47 +0800142 .tx_vref_tune = 0x5,
Chris Wang1e3e5282020-06-23 21:10:57 +0800143 .tx_hsxv_tune = 0x3,
144 .tx_res_tune = 0x01,
145 }"
146
Chris Wang68d68f12021-02-03 04:32:06 +0800147 # Start RV2 USB3 PHY Parameters
148 register "usb3_phy_override" = "0"
149
150 # USB3 Port0 Default
151 register "usb3_phy_tune_params[0]" = "{
152 .rx_eq_delta_iq_ovrd_val = 0x0,
153 .rx_eq_delta_iq_ovrd_en = 0x0,
154 }"
155
156 # USB3 Port1 Default
157 register "usb3_phy_tune_params[1]" = "{
158 .rx_eq_delta_iq_ovrd_val = 0x0,
159 .rx_eq_delta_iq_ovrd_en = 0x0,
160 }"
161
162 # USB3 Port2 Default
163 register "usb3_phy_tune_params[2]" = "{
164 .rx_eq_delta_iq_ovrd_val = 0x0,
165 .rx_eq_delta_iq_ovrd_en = 0x0,
166 }"
167
168 # USB3 Port3 Default
169 register "usb3_phy_tune_params[3]" = "{
170 .rx_eq_delta_iq_ovrd_val = 0x0,
171 .rx_eq_delta_iq_ovrd_en = 0x0,
172 }"
173
174 # SUP_DIG_LVL_OVRD_IN Default
175 register "usb3_rx_vref_ctrl" = "0x10"
176 register "usb3_rx_vref_ctrl_en" = "0x00"
177 register "usb_3_tx_vboost_lvl" = "0x07"
178 register "usb_3_tx_vboost_lvl_en" = "0x00"
179
180 # SUPX_DIG_LVL_OVRD_IN Default
181 register "usb_3_rx_vref_ctrl_x" = "0x10"
182 register "usb_3_rx_vref_ctrl_en_x" = "0x00"
183 register "usb_3_tx_vboost_lvl_x" = "0x07"
184 register "usb_3_tx_vboost_lvl_en_x" = "0x00"
185
186 # End RV2 USB3 phy setting
187
Felix Helde2379962020-07-29 01:02:38 +0200188 # USB OC pin mapping
189 register "usb_port_overcurrent_pin[0]" = "USB_OC_PIN_0" # USB C0
190 register "usb_port_overcurrent_pin[1]" = "USB_OC_PIN_1" # USB C1
191 register "usb_port_overcurrent_pin[2]" = "USB_OC_PIN_0" # USB A0
192 register "usb_port_overcurrent_pin[3]" = "USB_OC_PIN_1" # USB A1
193 register "usb_port_overcurrent_pin[4]" = "USB_OC_NONE" # Camera
194 register "usb_port_overcurrent_pin[5]" = "USB_OC_NONE" # Bluetooth
195
Raul E Rangelb3c41322020-05-20 14:07:41 -0600196 # eSPI Configuration
197 register "common_config.espi_config" = "{
198 .std_io_decode_bitmap = ESPI_DECODE_IO_0x80_EN | ESPI_DECODE_IO_0X60_0X64_EN,
199 .generic_io_range[0] = {
200 .base = 0x62,
201 /*
202 * Only 0x62 and 0x66 are required. But, this is not supported by
203 * standard IO decodes and there are only 4 generic I/O windows
204 * available. Hence, open a window from 0x62-0x67.
205 */
206 .size = 5,
207 },
208 .generic_io_range[1] = {
209 .base = 0x800, /* EC_HOST_CMD_REGION0 */
210 .size = 256, /* EC_HOST_CMD_REGION_SIZE * 2 */
211 },
212 .generic_io_range[2] = {
213 .base = 0x900, /* EC_LPC_ADDR_MEMMAP */
214 .size = 255, /* EC_MEMMAP_SIZE */
215 },
216 .generic_io_range[3] = {
217 .base = 0x200, /* EC_LPC_ADDR_HOST_DATA */
218 .size = 8, /* 0x200 - 0x207 */
219 },
220
221 .io_mode = ESPI_IO_MODE_QUAD,
222 .op_freq_mhz = ESPI_OP_FREQ_33_MHZ,
223 .crc_check_enable = 1,
Raul E Rangel8317e722021-05-05 13:38:27 -0600224 .alert_pin = ESPI_ALERT_PIN_PUSH_PULL,
Raul E Rangelb3c41322020-05-20 14:07:41 -0600225 .periph_ch_en = 1,
226 .vw_ch_en = 1,
227 .oob_ch_en = 0,
228 .flash_ch_en = 0,
229
Aaron Durbin76fcf8292020-07-02 11:08:21 -0600230 .vw_irq_polarity = ESPI_VW_IRQ_LEVEL_HIGH(1) | ESPI_VW_IRQ_LEVEL_HIGH(12),
Raul E Rangelb3c41322020-05-20 14:07:41 -0600231 }"
232
233 register "i2c_scl_reset" = "GPIO_I2C2_SCL | GPIO_I2C3_SCL"
234
Martin Roth50863da2021-10-01 14:37:30 -0600235 # general purpose PCIe clock output configuration
Felix Heldd555d6a2020-08-28 02:12:52 +0200236 register "gpp_clk_config[0]" = "GPP_CLK_REQ" # WLAN
237 register "gpp_clk_config[1]" = "GPP_CLK_REQ" # SD Reader
238 register "gpp_clk_config[2]" = "GPP_CLK_REQ" # NVME SSD
239 register "gpp_clk_config[3]" = "GPP_CLK_OFF"
240 register "gpp_clk_config[4]" = "GPP_CLK_OFF"
241 register "gpp_clk_config[5]" = "GPP_CLK_OFF"
242 register "gpp_clk_config[6]" = "GPP_CLK_OFF"
243
Matt Papageorge5a2feed2021-07-20 15:09:46 -0500244 register "pspp_policy" = "DXIO_PSPP_BALANCED"
Felix Held0fec8672021-05-25 21:07:23 +0200245
Raul E Rangelb3c41322020-05-20 14:07:41 -0600246 # See AMD 55570-B1 Table 13: PCI Device ID Assignments.
247 device domain 0 on
248 subsystemid 0x1022 0x1510 inherit
Felix Held4fbab542021-05-31 19:44:46 +0200249 device ref iommu on end
250 device ref gpp_bridge_1 on # Wifi
Rob Barnesd1095c72020-09-25 14:16:46 -0600251 chip drivers/wifi/generic
252 register "wake" = "GEVENT_8"
253 device pci 00.0 on end
254 end
255 end
Felix Held4fbab542021-05-31 19:44:46 +0200256 device ref gpp_bridge_2 on end # SD
257 device ref internal_bridge_a on
Felix Held5fd63bd2021-05-31 20:07:02 +0200258 device ref gfx on end # Internal GPU
259 device ref gfx_hda on end # Display HDA
260 device ref crypto on end # Crypto Coprocessor
261 device ref xhci_0 on # USB 3.1
Rob Barnesf0d1c9a2020-06-24 09:42:02 -0600262 chip drivers/usb/acpi
263 register "desc" = ""Root Hub""
264 register "type" = "UPC_TYPE_HUB"
265 device usb 0.0 on
266 chip drivers/usb/acpi
267 register "desc" = ""Left Type-C Port""
268 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
269 register "group" = "ACPI_PLD_GROUP(1, 1)"
270 device usb 2.0 on end
271 end
272 chip drivers/usb/acpi
273 register "desc" = ""Right Type-C Port""
274 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
275 register "group" = "ACPI_PLD_GROUP(2, 2)"
276 device usb 2.1 on end
277 end
278 chip drivers/usb/acpi
279 register "desc" = ""Left Type-A Port""
280 register "type" = "UPC_TYPE_USB3_A"
281 register "group" = "ACPI_PLD_GROUP(1, 2)"
282 device usb 2.2 on end
283 end
284 chip drivers/usb/acpi
285 register "desc" = ""Right Type-A Port""
286 register "type" = "UPC_TYPE_USB3_A"
287 register "group" = "ACPI_PLD_GROUP(2, 1)"
288 device usb 2.3 on end
289 end
290 chip drivers/usb/acpi
291 register "desc" = ""User-Facing Camera""
292 register "type" = "UPC_TYPE_INTERNAL"
293 device usb 2.4 on end
294 end
295 chip drivers/usb/acpi
296 register "desc" = ""Bluetooth""
297 register "type" = "UPC_TYPE_INTERNAL"
Rob Barnes56e889c2020-07-23 14:21:23 -0600298 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_143)"
Furquan Shaikh0f737912021-09-22 13:32:34 -0700299 device usb 2.5 alias xhci0_bt on end
Rob Barnesf0d1c9a2020-06-24 09:42:02 -0600300 end
301 chip drivers/usb/acpi
302 register "desc" = ""Left Type-C Port""
303 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
304 register "group" = "ACPI_PLD_GROUP(1, 1)"
305 device usb 3.0 on end
306 end
307 chip drivers/usb/acpi
308 register "desc" = ""Right Type-C Port""
309 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
310 register "group" = "ACPI_PLD_GROUP(2, 2)"
311 device usb 3.1 on end
312 end
313 chip drivers/usb/acpi
314 register "desc" = ""Left Type-A Port""
315 register "type" = "UPC_TYPE_USB3_A"
316 register "group" = "ACPI_PLD_GROUP(1, 2)"
317 device usb 3.2 on end
318 end
319 chip drivers/usb/acpi
320 register "desc" = ""Right Type-A Port""
321 register "type" = "UPC_TYPE_USB3_A"
322 register "group" = "ACPI_PLD_GROUP(2, 1)"
323 device usb 3.3 on end
324 end
325 end
326 end
327 end
Felix Held5fd63bd2021-05-31 20:07:02 +0200328 device ref acp on
Furquan Shaikh24ec79c2020-07-16 13:40:28 -0700329 chip drivers/amd/i2s_machine_dev
330 register "hid" = ""AMDI5682""
331 # DMIC select GPIO for ACP machine device
332 # This GPIO is used to select DMIC0 or DMIC1 by the
333 # kernel driver. It does not really have a polarity
334 # since low and high control the selection of DMIC and
335 # hence does not have an active polarity.
336 # Kernel driver does not use the polarity field and
337 # instead treats the GPIO selection as follows:
338 # Set low (0) = Select DMIC0
339 # Set high (1) = Select DMIC1
340 register "dmic_select_gpio" = "ACPI_GPIO_OUTPUT(GPIO_67)"
Furquan Shaikh0f737912021-09-22 13:32:34 -0700341 device generic 0.0 alias acp_machine on end
Furquan Shaikh24ec79c2020-07-16 13:40:28 -0700342 end
343 end # Audio
Felix Held5fd63bd2021-05-31 20:07:02 +0200344 device ref hda off end # HDA
345 device ref mp2 on end # non-Sensor Fusion Hub device
Raul E Rangelb3c41322020-05-20 14:07:41 -0600346 end
Felix Held4fbab542021-05-31 19:44:46 +0200347 device ref lpc_bridge on
Raul E Rangelb3c41322020-05-20 14:07:41 -0600348 chip ec/google/chromeec
349 device pnp 0c09.0 on
350 chip ec/google/chromeec/i2c_tunnel
351 register "uid" = "1"
352 register "remote_bus" = "8"
353 device generic 0.0 on
354 chip drivers/i2c/generic
355 register "hid" = ""10EC5682""
356 register "name" = ""RT58""
357 register "uid" = "1"
358 register "desc" = ""Realtek RT5682""
Josie Nordrumcc72e152020-08-03 11:39:41 -0600359 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPIO_84)"
Akshu Agrawalc7d6d7a2020-07-06 19:39:51 +0530360 register "property_count" = "2"
Raul E Rangelb3c41322020-05-20 14:07:41 -0600361 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
362 register "property_list[0].name" = ""realtek,jd-src""
363 register "property_list[0].integer" = "1"
Akshu Agrawalc7d6d7a2020-07-06 19:39:51 +0530364 register "property_list[1].type" = "ACPI_DP_TYPE_STRING"
365 register "property_list[1].name" = ""realtek,mclk-name""
366 register "property_list[1].string" = ""oscout1""
Furquan Shaikh0f737912021-09-22 13:32:34 -0700367 device i2c 1a alias audio_rt5682 on end
Raul E Rangelb3c41322020-05-20 14:07:41 -0600368 end
369 end
370 end
Furquan Shaikhe284bff2020-07-02 16:03:06 -0700371 chip ec/google/chromeec/audio_codec
372 register "uid" = "1"
373 device generic 0 on end
374 end
Raul E Rangelb3c41322020-05-20 14:07:41 -0600375 end
376 end
377 end
Raul E Rangelb3c41322020-05-20 14:07:41 -0600378 end # domain
379
Felix Held97fc0542021-06-15 20:02:27 +0200380 device ref i2c_3 on
Raul E Rangelb3c41322020-05-20 14:07:41 -0600381 chip drivers/i2c/tpm
382 register "hid" = ""GOOG0005""
383 register "desc" = ""Cr50 TPM""
384 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_LOW(GPIO_3)"
385 device i2c 50 on end
386 end
387 end
388
Felix Held361bb532021-06-15 20:57:04 +0200389 device ref uart_0 on end # console
Raul E Rangel5e29c0e2020-06-12 11:41:16 -0600390
Raul E Rangelb3c41322020-05-20 14:07:41 -0600391end # chip soc/amd/picasso