blob: 1977c8f9d276c74cbe828f0e709a8d87ed685521 [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin340898f2016-07-13 23:22:28 -050020#include <arch/acpi.h>
21
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25
Stefan Reinauer8e073822012-04-04 00:07:22 +020026/* PCH stepping values for LPC device */
27#define PCH_STEP_A0 0
28#define PCH_STEP_A1 1
29#define PCH_STEP_B0 2
30#define PCH_STEP_B1 3
31#define PCH_STEP_B2 4
32#define PCH_STEP_B3 5
33
34/*
35 * It does not matter where we put the SMBus I/O base, as long as we
36 * keep it consistent and don't interfere with other devices. Stage2
37 * will relocate this anyways.
38 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
39 * again. But handling static BARs is a generic problem that should be
40 * solved in the device allocator.
41 */
42#define SMBUS_IO_BASE 0x0400
43#define SMBUS_SLAVE_ADDR 0x24
44/* TODO Make sure these don't get changed by stage2 */
45#define DEFAULT_GPIOBASE 0x0480
46#define DEFAULT_PMBASE 0x0500
47
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048#ifndef __ACPI__
49#define DEFAULT_RCBA ((u8 *)0xfed1c000)
50#else
Stefan Reinauer8e073822012-04-04 00:07:22 +020051#define DEFAULT_RCBA 0xfed1c000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080052#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020053
Aaron Durbinb0f81512016-07-25 21:31:41 -050054#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_BD82X6X)
55#define CROS_GPIO_DEVICE_NAME "CougarPoint"
56#elif IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_C216)
57#define CROS_GPIO_DEVICE_NAME "PantherPoint"
58#endif
59
Stefan Reinauer8e073822012-04-04 00:07:22 +020060#ifndef __ACPI__
61#define DEBUG_PERIODIC_SMIS 0
62
63#if defined (__SMM__) && !defined(__ASSEMBLER__)
64void intel_pch_finalize_smm(void);
65#endif
66
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020067#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070068#if !defined(__PRE_RAM__)
Antonello Dettoridac82402016-09-02 09:14:39 +020069#if !defined(__SIMPLE_DEVICE__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020070#include "chip.h"
Marc Jones783f2262013-02-11 14:36:35 -070071void pch_enable(device_t dev);
72#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020073int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070074int pch_silicon_type(void);
75int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020076void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020077void gpi_route_interrupt(u8 gpi, u8 mode);
Duncan Laurie800e9502012-06-23 17:06:47 -070078#if CONFIG_ELOG
79void pch_log_state(void);
80#endif
Marc Jones783f2262013-02-11 14:36:35 -070081#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020082void enable_smbus(void);
83void enable_usb_bar(void);
84int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070085int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020086void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020087void southbridge_configure_default_intmap(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020088void early_pch_init_native(void);
Vladimir Serbinenko332f14b2014-09-05 16:29:41 +020089int southbridge_detect_s3_resume(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020090
91struct southbridge_usb_port
92{
93 int enabled;
94 int current;
95 int oc_pin;
96};
97
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020098#ifndef __ROMCC__
99extern const struct southbridge_usb_port mainboard_usb_ports[14];
100#endif
101
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +0200102void
103early_usb_init (const struct southbridge_usb_port *portmap);
104
Stefan Reinauer8e073822012-04-04 00:07:22 +0200105#endif
106#endif
107
108#define MAINBOARD_POWER_OFF 0
109#define MAINBOARD_POWER_ON 1
110#define MAINBOARD_POWER_KEEP 2
111
112#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
113#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
114#endif
115
116/* PCI Configuration Space (D30:F0): PCI2PCI */
117#define PSTS 0x06
118#define SMLT 0x1b
119#define SECSTS 0x1e
120#define INTR 0x3c
121#define BCTRL 0x3e
122#define SBR (1 << 6)
123#define SEE (1 << 1)
124#define PERE (1 << 0)
125
126#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
127#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700128#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200129#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
130#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100131#define PCH_IOAPIC_PCI_BUS 250
132#define PCH_IOAPIC_PCI_SLOT 31
133#define PCH_HPET_PCI_BUS 250
134#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200135
136/* PCI Configuration Space (D31:F0): LPC */
137#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
138#define SERIRQ_CNTL 0x64
139
140#define GEN_PMCON_1 0xa0
141#define GEN_PMCON_2 0xa2
142#define GEN_PMCON_3 0xa4
143#define ETR3 0xac
144#define ETR3_CWORWRE (1 << 18)
145#define ETR3_CF9GR (1 << 20)
146
147/* GEN_PMCON_3 bits */
148#define RTC_BATTERY_DEAD (1 << 2)
149#define RTC_POWER_FAILED (1 << 1)
150#define SLEEP_AFTER_POWER_FAIL (1 << 0)
151
152#define PMBASE 0x40
153#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200154#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200155#define BIOS_CNTL 0xDC
156#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
157#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200158
Stefan Reinauer8e073822012-04-04 00:07:22 +0200159#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200160#define GPI_DISABLE 0x00
161#define GPI_IS_SMI 0x01
162#define GPI_IS_SCI 0x02
163#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200164
165#define PIRQA_ROUT 0x60
166#define PIRQB_ROUT 0x61
167#define PIRQC_ROUT 0x62
168#define PIRQD_ROUT 0x63
169#define PIRQE_ROUT 0x68
170#define PIRQF_ROUT 0x69
171#define PIRQG_ROUT 0x6A
172#define PIRQH_ROUT 0x6B
173
Nico Huberb2dae792015-10-26 12:34:02 +0100174#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
175#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
176
Stefan Reinauer8e073822012-04-04 00:07:22 +0200177#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
178#define LPC_EN 0x82 /* LPC IF Enables Register */
179#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
180#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
181#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
182#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
183#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
184#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
185#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
186#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
187#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
188#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
189#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
190#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
191#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
192#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
193
194/* PCI Configuration Space (D31:F1): IDE */
195#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
196#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
197#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
198#define INTR_LN 0x3c
199#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
200#define IDE_DECODE_ENABLE (1 << 15)
201#define IDE_SITRE (1 << 14)
202#define IDE_ISP_5_CLOCKS (0 << 12)
203#define IDE_ISP_4_CLOCKS (1 << 12)
204#define IDE_ISP_3_CLOCKS (2 << 12)
205#define IDE_RCT_4_CLOCKS (0 << 8)
206#define IDE_RCT_3_CLOCKS (1 << 8)
207#define IDE_RCT_2_CLOCKS (2 << 8)
208#define IDE_RCT_1_CLOCKS (3 << 8)
209#define IDE_DTE1 (1 << 7)
210#define IDE_PPE1 (1 << 6)
211#define IDE_IE1 (1 << 5)
212#define IDE_TIME1 (1 << 4)
213#define IDE_DTE0 (1 << 3)
214#define IDE_PPE0 (1 << 2)
215#define IDE_IE0 (1 << 1)
216#define IDE_TIME0 (1 << 0)
217#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
218
219#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
220#define IDE_SSDE1 (1 << 3)
221#define IDE_SSDE0 (1 << 2)
222#define IDE_PSDE1 (1 << 1)
223#define IDE_PSDE0 (1 << 0)
224
225#define IDE_SDMA_TIM 0x4a
226
227#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
228#define SIG_MODE_SEC_NORMAL (0 << 18)
229#define SIG_MODE_SEC_TRISTATE (1 << 18)
230#define SIG_MODE_SEC_DRIVELOW (2 << 18)
231#define SIG_MODE_PRI_NORMAL (0 << 16)
232#define SIG_MODE_PRI_TRISTATE (1 << 16)
233#define SIG_MODE_PRI_DRIVELOW (2 << 16)
234#define FAST_SCB1 (1 << 15)
235#define FAST_SCB0 (1 << 14)
236#define FAST_PCB1 (1 << 13)
237#define FAST_PCB0 (1 << 12)
238#define SCB1 (1 << 3)
239#define SCB0 (1 << 2)
240#define PCB1 (1 << 1)
241#define PCB0 (1 << 0)
242
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700243#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
244#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200245#define SATA_SP 0xd0 /* Scratchpad */
246
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700247/* SATA IOBP Registers */
248#define SATA_IOBP_SP0G3IR 0xea000151
249#define SATA_IOBP_SP1G3IR 0xea000051
250
Stefan Reinauer8e073822012-04-04 00:07:22 +0200251/* PCI Configuration Space (D31:F3): SMBus */
252#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
253#define SMB_BASE 0x20
254#define HOSTC 0x40
255#define SMB_RCV_SLVA 0x09
256
257/* HOSTC bits */
258#define I2C_EN (1 << 2)
259#define SMB_SMI_EN (1 << 1)
260#define HST_EN (1 << 0)
261
262/* SMBus I/O bits. */
263#define SMBHSTSTAT 0x0
264#define SMBHSTCTL 0x2
265#define SMBHSTCMD 0x3
266#define SMBXMITADD 0x4
267#define SMBHSTDAT0 0x5
268#define SMBHSTDAT1 0x6
269#define SMBBLKDAT 0x7
270#define SMBTRNSADD 0x9
271#define SMBSLVDATA 0xa
272#define SMLINK_PIN_CTL 0xe
273#define SMBUS_PIN_CTL 0xf
274
275#define SMBUS_TIMEOUT (10 * 1000 * 100)
276
277
278/* Southbridge IO BARs */
279
280#define GPIOBASE 0x48
281
282#define PMBASE 0x40
283
284/* Root Complex Register Block */
285#define RCBA 0xf0
286
287#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
288#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
289#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
290
291#define RCBA_AND_OR(bits, x, and, or) \
292 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
293#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
294#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
295#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
296#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
297
298#define VCH 0x0000 /* 32bit */
299#define VCAP1 0x0004 /* 32bit */
300#define VCAP2 0x0008 /* 32bit */
301#define PVC 0x000c /* 16bit */
302#define PVS 0x000e /* 16bit */
303
304#define V0CAP 0x0010 /* 32bit */
305#define V0CTL 0x0014 /* 32bit */
306#define V0STS 0x001a /* 16bit */
307
308#define V1CAP 0x001c /* 32bit */
309#define V1CTL 0x0020 /* 32bit */
310#define V1STS 0x0026 /* 16bit */
311
312#define RCTCL 0x0100 /* 32bit */
313#define ESD 0x0104 /* 32bit */
314#define ULD 0x0110 /* 32bit */
315#define ULBA 0x0118 /* 64bit */
316
317#define RP1D 0x0120 /* 32bit */
318#define RP1BA 0x0128 /* 64bit */
319#define RP2D 0x0130 /* 32bit */
320#define RP2BA 0x0138 /* 64bit */
321#define RP3D 0x0140 /* 32bit */
322#define RP3BA 0x0148 /* 64bit */
323#define RP4D 0x0150 /* 32bit */
324#define RP4BA 0x0158 /* 64bit */
325#define HDD 0x0160 /* 32bit */
326#define HDBA 0x0168 /* 64bit */
327#define RP5D 0x0170 /* 32bit */
328#define RP5BA 0x0178 /* 64bit */
329#define RP6D 0x0180 /* 32bit */
330#define RP6BA 0x0188 /* 64bit */
331
Duncan Laurieb9fe01c2012-04-27 10:30:51 -0700332#define RPC 0x0400 /* 32bit */
333#define RPFN 0x0404 /* 32bit */
334
335/* Root Port configuratinon space hide */
336#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
337/* Get the function number assigned to a Root Port */
338#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
339/* Set the function number for a Root Port */
340#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
341/* Root Port function number mask */
342#define RPFN_FNMASK(port) (7 << ((port) * 4))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200343
344#define TRSR 0x1e00 /* 8bit */
345#define TRCR 0x1e10 /* 64bit */
346#define TWDR 0x1e18 /* 64bit */
347
348#define IOTR0 0x1e80 /* 64bit */
349#define IOTR1 0x1e88 /* 64bit */
350#define IOTR2 0x1e90 /* 64bit */
351#define IOTR3 0x1e98 /* 64bit */
352
353#define TCTL 0x3000 /* 8bit */
354
355#define NOINT 0
356#define INTA 1
357#define INTB 2
358#define INTC 3
359#define INTD 4
360
361#define DIR_IDR 12 /* Interrupt D Pin Offset */
362#define DIR_ICR 8 /* Interrupt C Pin Offset */
363#define DIR_IBR 4 /* Interrupt B Pin Offset */
364#define DIR_IAR 0 /* Interrupt A Pin Offset */
365
366#define PIRQA 0
367#define PIRQB 1
368#define PIRQC 2
369#define PIRQD 3
370#define PIRQE 4
371#define PIRQF 5
372#define PIRQG 6
373#define PIRQH 7
374
375/* IO Buffer Programming */
376#define IOBPIRI 0x2330
377#define IOBPD 0x2334
378#define IOBPS 0x2338
379#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
380#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
381#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
382
383#define D31IP 0x3100 /* 32bit */
384#define D31IP_TTIP 24 /* Thermal Throttle Pin */
385#define D31IP_SIP2 20 /* SATA Pin 2 */
386#define D31IP_SMIP 12 /* SMBUS Pin */
387#define D31IP_SIP 8 /* SATA Pin */
388#define D30IP 0x3104 /* 32bit */
389#define D30IP_PIP 0 /* PCI Bridge Pin */
390#define D29IP 0x3108 /* 32bit */
391#define D29IP_E1P 0 /* EHCI #1 Pin */
392#define D28IP 0x310c /* 32bit */
393#define D28IP_P8IP 28 /* PCI Express Port 8 */
394#define D28IP_P7IP 24 /* PCI Express Port 7 */
395#define D28IP_P6IP 20 /* PCI Express Port 6 */
396#define D28IP_P5IP 16 /* PCI Express Port 5 */
397#define D28IP_P4IP 12 /* PCI Express Port 4 */
398#define D28IP_P3IP 8 /* PCI Express Port 3 */
399#define D28IP_P2IP 4 /* PCI Express Port 2 */
400#define D28IP_P1IP 0 /* PCI Express Port 1 */
401#define D27IP 0x3110 /* 32bit */
402#define D27IP_ZIP 0 /* HD Audio Pin */
403#define D26IP 0x3114 /* 32bit */
404#define D26IP_E2P 0 /* EHCI #2 Pin */
405#define D25IP 0x3118 /* 32bit */
406#define D25IP_LIP 0 /* GbE LAN Pin */
407#define D22IP 0x3124 /* 32bit */
408#define D22IP_KTIP 12 /* KT Pin */
409#define D22IP_IDERIP 8 /* IDE-R Pin */
410#define D22IP_MEI2IP 4 /* MEI #2 Pin */
411#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700412#define D20IP 0x3128 /* 32bit */
413#define D20IP_XHCIIP 0
Stefan Reinauer8e073822012-04-04 00:07:22 +0200414#define D31IR 0x3140 /* 16bit */
415#define D30IR 0x3142 /* 16bit */
416#define D29IR 0x3144 /* 16bit */
417#define D28IR 0x3146 /* 16bit */
418#define D27IR 0x3148 /* 16bit */
419#define D26IR 0x314c /* 16bit */
420#define D25IR 0x3150 /* 16bit */
421#define D22IR 0x315c /* 16bit */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700422#define D20IR 0x3160 /* 16bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200423#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700424#define SOFT_RESET_CTRL 0x38f4
425#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200426
427#define DIR_ROUTE(x,a,b,c,d) \
428 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
429 ((b) << DIR_IBR) | ((a) << DIR_IAR))
430
431#define RC 0x3400 /* 32bit */
432#define HPTC 0x3404 /* 32bit */
433#define GCS 0x3410 /* 32bit */
434#define BUC 0x3414 /* 32bit */
435#define PCH_DISABLE_GBE (1 << 5)
436#define FD 0x3418 /* 32bit */
437#define DISPBDF 0x3424 /* 16bit */
438#define FD2 0x3428 /* 32bit */
439#define CG 0x341c /* 32bit */
440
441/* Function Disable 1 RCBA 0x3418 */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700442#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200443#define PCH_DISABLE_P2P (1 << 1)
444#define PCH_DISABLE_SATA1 (1 << 2)
445#define PCH_DISABLE_SMBUS (1 << 3)
446#define PCH_DISABLE_HD_AUDIO (1 << 4)
447#define PCH_DISABLE_EHCI2 (1 << 13)
448#define PCH_DISABLE_LPC (1 << 14)
449#define PCH_DISABLE_EHCI1 (1 << 15)
450#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
451#define PCH_DISABLE_THERMAL (1 << 24)
452#define PCH_DISABLE_SATA2 (1 << 25)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700453#define PCH_DISABLE_XHCI (1 << 27)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200454
455/* Function Disable 2 RCBA 0x3428 */
456#define PCH_DISABLE_KT (1 << 4)
457#define PCH_DISABLE_IDER (1 << 3)
458#define PCH_DISABLE_MEI2 (1 << 2)
459#define PCH_DISABLE_MEI1 (1 << 1)
460#define PCH_ENABLE_DBDF (1 << 0)
461
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100462/* USB Port Disable Override */
463#define USBPDO 0x359c /* 32bit */
464/* USB Overcurrent MAP Register */
465#define USBOCM1 0x35a0 /* 32bit */
466#define USBOCM2 0x35a4 /* 32bit */
467
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200468/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200469#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200470#define XUSB2PRM 0xd4 /* 32bit */
471#define USB3PRM 0xdc /* 32bit */
472
Stefan Reinauer8e073822012-04-04 00:07:22 +0200473/* ICH7 PMBASE */
474#define PM1_STS 0x00
475#define WAK_STS (1 << 15)
476#define PCIEXPWAK_STS (1 << 14)
477#define PRBTNOR_STS (1 << 11)
478#define RTC_STS (1 << 10)
479#define PWRBTN_STS (1 << 8)
480#define GBL_STS (1 << 5)
481#define BM_STS (1 << 4)
482#define TMROF_STS (1 << 0)
483#define PM1_EN 0x02
484#define PCIEXPWAK_DIS (1 << 14)
485#define RTC_EN (1 << 10)
486#define PWRBTN_EN (1 << 8)
487#define GBL_EN (1 << 5)
488#define TMROF_EN (1 << 0)
489#define PM1_CNT 0x04
Stefan Reinauer8e073822012-04-04 00:07:22 +0200490#define GBL_RLS (1 << 2)
491#define BM_RLD (1 << 1)
492#define SCI_EN (1 << 0)
493#define PM1_TMR 0x08
494#define PROC_CNT 0x10
495#define LV2 0x14
496#define LV3 0x15
497#define LV4 0x16
498#define PM2_CNT 0x50 // mobile only
499#define GPE0_STS 0x20
500#define PME_B0_STS (1 << 13)
501#define PME_STS (1 << 11)
502#define BATLOW_STS (1 << 10)
503#define PCI_EXP_STS (1 << 9)
504#define RI_STS (1 << 8)
505#define SMB_WAK_STS (1 << 7)
506#define TCOSCI_STS (1 << 6)
507#define SWGPE_STS (1 << 2)
508#define HOT_PLUG_STS (1 << 1)
509#define GPE0_EN 0x28
510#define PME_B0_EN (1 << 13)
511#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700512#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200513#define SMI_EN 0x30
514#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
515#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
516#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
517#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
518#define MCSMI_EN (1 << 11) // Trap microcontroller range access
519#define BIOS_RLS (1 << 7) // asserts SCI on bit set
520#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
521#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
522#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
523#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
524#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
525#define EOS (1 << 1) // End of SMI (deassert SMI#)
526#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
527#define SMI_STS 0x34
528#define ALT_GP_SMI_EN 0x38
529#define ALT_GP_SMI_STS 0x3a
530#define GPE_CNTL 0x42
531#define DEVACT_STS 0x44
532#define SS_CNT 0x50
533#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700534#define TCO1_STS 0x64
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700535#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700536#define TCO2_STS 0x66
Stefan Reinauer8e073822012-04-04 00:07:22 +0200537
538/*
539 * SPI Opcode Menu setup for SPIBAR lockdown
540 * should support most common flash chips.
541 */
542
543#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
544#define SPI_OPTYPE_0 0x01 /* Write, no address */
545
546#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
547#define SPI_OPTYPE_1 0x03 /* Write, address required */
548
549#define SPI_OPMENU_2 0x03 /* READ: Read Data */
550#define SPI_OPTYPE_2 0x02 /* Read, address required */
551
552#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
553#define SPI_OPTYPE_3 0x00 /* Read, no address */
554
555#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
556#define SPI_OPTYPE_4 0x03 /* Write, address required */
557
558#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
559#define SPI_OPTYPE_5 0x00 /* Read, no address */
560
561#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
562#define SPI_OPTYPE_6 0x03 /* Write, address required */
563
Duncan Laurie924342b2012-10-08 14:30:06 -0700564#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
565#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200566
567#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
568 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
569#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
570 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
571
572#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
573 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
574 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
575 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
576
577#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
578
Duncan Lauried4bc0672012-10-11 13:04:14 -0700579#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
580#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
581#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
582#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
583#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
584#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
585#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
586#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
587#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
588#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
589#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
590#define SPIBAR_FADDR 0x3808 /* SPI flash address */
591#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
592
Stefan Reinauer8e073822012-04-04 00:07:22 +0200593#endif /* __ACPI__ */
594#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */