blob: f163e229a9af055ee9a15f7a5cc5e1ad93586ec1 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Subrata Banikfa7cc782017-11-27 18:23:36 +05302
Nico Huberdd274e22020-04-26 20:37:32 +02003#include <acpi/acpi.h>
John Zhaoeac84ca2018-08-13 09:45:37 -07004#include <assert.h>
Nico Huber826094f2020-04-26 19:24:00 +02005#include <bootmode.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05306#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <device/mmio.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05308#include <device/pci.h>
9#include <device/pci_ids.h>
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070010#include <drivers/intel/gma/i915.h>
Nico Huber826094f2020-04-26 19:24:00 +020011#include <drivers/intel/gma/libgfxinit.h>
12#include <drivers/intel/gma/opregion.h>
Tim Wawrzynczak84428f72021-09-14 13:59:33 -060013#include <intelblocks/cfg.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053014#include <intelblocks/graphics.h>
Patrick Rudolph92106b12020-02-19 12:54:06 +010015#include <fsp/graphics.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053016#include <soc/pci_devs.h>
Nico Huberbd4af102020-04-26 20:43:42 +020017#include <types.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053018
19/* SoC Overrides */
Matt DeVillier395ab9d2020-12-23 17:30:27 -060020__weak void graphics_soc_panel_init(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053021{
22 /*
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +010023 * User needs to implement SoC override in case wishes
Subrata Banikfa7cc782017-11-27 18:23:36 +053024 * to perform certain specific graphics initialization
Subrata Banikfa7cc782017-11-27 18:23:36 +053025 */
Subrata Banikfa7cc782017-11-27 18:23:36 +053026}
27
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070028__weak const struct i915_gpu_controller_info *
Furquan Shaikhec3dafd2020-04-24 21:53:42 -070029intel_igd_get_controller_info(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070030{
31 return NULL;
32}
33
Nico Huber826094f2020-04-26 19:24:00 +020034static void gma_init(struct device *const dev)
35{
36 intel_gma_init_igd_opregion();
37
Matt DeVillier395ab9d2020-12-23 17:30:27 -060038 /* SoC specific panel init/configuration.
39 If FSP has already run/configured the IGD, we can assume the
40 panel/backlight control have already been set up sufficiently
41 and that we shouldn't attempt to reconfigure things. */
42 if (!CONFIG(RUN_FSP_GOP))
43 graphics_soc_panel_init(dev);
Nico Huber826094f2020-04-26 19:24:00 +020044
Nico Huberdd274e22020-04-26 20:37:32 +020045 if (CONFIG(SOC_INTEL_CONFIGURE_DDI_A_4_LANES) && !acpi_is_wakeup_s3()) {
46 const u32 ddi_buf_ctl = graphics_gtt_read(DDI_BUF_CTL_A);
47 /* Only program if the buffer is not enabled yet. */
48 if (!(ddi_buf_ctl & DDI_BUF_CTL_ENABLE))
49 graphics_gtt_write(DDI_BUF_CTL_A, ddi_buf_ctl | DDI_A_4_LANES);
50 }
51
Nico Huber826094f2020-04-26 19:24:00 +020052 /*
53 * GFX PEIM module inside FSP binary is taking care of graphics
54 * initialization based on RUN_FSP_GOP Kconfig option and input
Patrick Rudolph92106b12020-02-19 12:54:06 +010055 * VBT file. Need to report the framebuffer info after PCI enumeration.
Nico Huber826094f2020-04-26 19:24:00 +020056 *
57 * In case of non-FSP solution, SoC need to select another
58 * Kconfig to perform GFX initialization.
59 */
Subrata Banikbe0590c2023-02-14 18:44:09 +053060 if (CONFIG(RUN_FSP_GOP) && display_init_required()) {
Tim Wawrzynczak84428f72021-09-14 13:59:33 -060061 const struct soc_intel_common_config *config = chip_get_common_soc_structure();
Ethan Tsao646b6a02022-01-25 15:14:38 -080062 fsp_report_framebuffer_info(graphics_get_framebuffer_address(),
Tim Wawrzynczak84428f72021-09-14 13:59:33 -060063 config->panel_orientation);
Nico Huber826094f2020-04-26 19:24:00 +020064 return;
Patrick Rudolph92106b12020-02-19 12:54:06 +010065 }
Nico Huber826094f2020-04-26 19:24:00 +020066
Nico Huberdd597622020-04-26 19:46:35 +020067 if (!CONFIG(NO_GFX_INIT))
68 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Nico Huber826094f2020-04-26 19:24:00 +020069
70 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
71 if (!acpi_is_wakeup_s3() && display_init_required()) {
72 int lightup_ok;
73 gma_gfxinit(&lightup_ok);
74 gfx_set_init_done(lightup_ok);
75 }
76 } else {
77 /* Initialize PCI device, load/execute BIOS Option ROM */
78 pci_dev_init(dev);
79 }
80}
81
Furquan Shaikh7536a392020-04-24 21:59:21 -070082static void gma_generate_ssdt(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070083{
84 const struct i915_gpu_controller_info *gfx = intel_igd_get_controller_info(device);
85
86 if (gfx)
87 drivers_intel_gma_displays_ssdt_generate(gfx);
88}
89
Subrata Banik64e66802019-06-13 22:11:46 +053090static int is_graphics_disabled(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053091{
Subrata Banikfa7cc782017-11-27 18:23:36 +053092 /* Check if Graphics PCI device is disabled */
John Zhaoeac84ca2018-08-13 09:45:37 -070093 if (!dev || !dev->enabled)
Subrata Banik64e66802019-06-13 22:11:46 +053094 return 1;
95
96 return 0;
97}
98
99static uintptr_t graphics_get_bar(struct device *dev, unsigned long index)
100{
101 struct resource *gm_res;
Subrata Banikfa7cc782017-11-27 18:23:36 +0530102
Angel Ponsc1bfbe02021-11-03 13:18:53 +0100103 gm_res = probe_resource(dev, index);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530104 if (!gm_res)
105 return 0;
106
107 return gm_res->base;
108}
109
Ethan Tsao646b6a02022-01-25 15:14:38 -0800110uintptr_t graphics_get_framebuffer_address(void)
Subrata Banikfa7cc782017-11-27 18:23:36 +0530111{
Subrata Banik64e66802019-06-13 22:11:46 +0530112 uintptr_t memory_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300113 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530114
115 if (is_graphics_disabled(dev))
116 return 0;
Ethan Tsao646b6a02022-01-25 15:14:38 -0800117
Subrata Banik64e66802019-06-13 22:11:46 +0530118 memory_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_2);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530119 if (!memory_base)
lilacious40cb3fe2023-06-21 23:24:14 +0200120 die_with_post_code(POSTCODE_HW_INIT_FAILURE,
Ethan Tsao646b6a02022-01-25 15:14:38 -0800121 "Graphic memory bar2 is not programmed!");
122
123 memory_base += CONFIG_SOC_INTEL_GFX_FRAMEBUFFER_OFFSET;
Subrata Banikfa7cc782017-11-27 18:23:36 +0530124
125 return memory_base;
126}
127
128static uintptr_t graphics_get_gtt_base(void)
129{
Subrata Banik64e66802019-06-13 22:11:46 +0530130 static uintptr_t gtt_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300131 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530132
133 if (is_graphics_disabled(dev))
134 die("IGD is disabled!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530135 /*
136 * GFX PCI config space offset 0x10 know as Graphics
137 * Translation Table Memory Mapped Range Address
138 * (GTTMMADR)
139 */
Subrata Banikfa7cc782017-11-27 18:23:36 +0530140 if (!gtt_base) {
Subrata Banik64e66802019-06-13 22:11:46 +0530141 gtt_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_0);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530142 if (!gtt_base)
lilacious40cb3fe2023-06-21 23:24:14 +0200143 die_with_post_code(POSTCODE_HW_INIT_FAILURE,
Keith Short15588b02019-05-09 11:40:34 -0600144 "GTTMMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530145 }
146 return gtt_base;
147}
148
149uint32_t graphics_gtt_read(unsigned long reg)
150{
Elyes Haouasc4fbeac2022-12-04 16:06:02 +0100151 return read32p(graphics_get_gtt_base() + reg);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530152}
153
154void graphics_gtt_write(unsigned long reg, uint32_t data)
155{
Elyes Haouasc4fbeac2022-12-04 16:06:02 +0100156 write32p(graphics_get_gtt_base() + reg, data);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530157}
158
159void graphics_gtt_rmw(unsigned long reg, uint32_t andmask, uint32_t ormask)
160{
161 uint32_t val = graphics_gtt_read(reg);
162 val &= andmask;
163 val |= ormask;
164 graphics_gtt_write(reg, val);
165}
166
Wonkyu Kim91bd6e12022-08-03 12:47:06 -0700167static void graphics_dev_read_resources(struct device *dev)
168{
169 pci_dev_read_resources(dev);
170
171 if (CONFIG(SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO)) {
172 struct resource *res_bar0 = find_resource(dev, PCI_BASE_ADDRESS_0);
173 if (res_bar0->flags & IORESOURCE_PREFETCH)
174 res_bar0->flags &= ~IORESOURCE_PREFETCH;
175 }
Jeremy Compostella765e5df2022-12-01 15:45:51 -0700176
177 /*
178 * If libhwbase static MMIO driver is used, IGD BAR 0 has to be set to
179 * CONFIG_GFX_GMA_DEFAULT_MMIO for the libgfxinit to operate properly.
180 */
181 if (CONFIG(MAINBOARD_USE_LIBGFXINIT) && CONFIG(HWBASE_STATIC_MMIO)) {
182 struct resource *res_bar0 = find_resource(dev, PCI_BASE_ADDRESS_0);
183 res_bar0->base = CONFIG_GFX_GMA_DEFAULT_MMIO;
184 res_bar0->flags |= IORESOURCE_ASSIGNED;
185 pci_dev_set_resources(dev);
186 res_bar0->flags |= IORESOURCE_FIXED;
187 }
Wonkyu Kim91bd6e12022-08-03 12:47:06 -0700188}
189
Nico Huber57686192022-08-06 19:11:55 +0200190const struct device_operations graphics_ops = {
Wonkyu Kim91bd6e12022-08-03 12:47:06 -0700191 .read_resources = graphics_dev_read_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200192 .set_resources = pci_dev_set_resources,
193 .enable_resources = pci_dev_enable_resources,
Nico Huber826094f2020-04-26 19:24:00 +0200194 .init = gma_init,
Subrata Banik25d01be2022-09-01 16:39:36 +0530195 .final = pci_dev_request_bus_master,
Nico Huber68680dd2020-03-31 17:34:52 +0200196 .ops_pci = &pci_dev_ops_pci,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700197#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200198 .acpi_fill_ssdt = gma_generate_ssdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700199#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200200 .scan_bus = scan_generic_bus,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530201};
202
203static const unsigned short pci_device_ids[] = {
Bora Guvendika15b25f2022-02-28 14:43:49 -0800204 PCI_DID_INTEL_RPL_P_GT1,
205 PCI_DID_INTEL_RPL_P_GT2,
206 PCI_DID_INTEL_RPL_P_GT3,
zhixingma529a64b2022-06-13 15:06:27 -0700207 PCI_DID_INTEL_RPL_P_GT4,
208 PCI_DID_INTEL_RPL_P_GT5,
209 PCI_DID_INTEL_RPL_P_GT6,
Wonkyu Kim9f401072020-11-13 15:16:32 -0800210 PCI_DID_INTEL_MTL_M_GT2,
211 PCI_DID_INTEL_MTL_P_GT2_1,
212 PCI_DID_INTEL_MTL_P_GT2_2,
Wonkyu Kim25c20752022-07-04 20:43:47 -0700213 PCI_DID_INTEL_MTL_P_GT2_3,
Ravi Sarawadi33005df2022-10-11 23:54:55 -0700214 PCI_DID_INTEL_MTL_P_GT2_4,
Felix Singer43b7f412022-03-07 04:34:52 +0100215 PCI_DID_INTEL_APL_IGD_HD_505,
216 PCI_DID_INTEL_APL_IGD_HD_500,
217 PCI_DID_INTEL_CNL_GT2_ULX_1,
218 PCI_DID_INTEL_CNL_GT2_ULX_2,
219 PCI_DID_INTEL_CNL_GT2_ULX_3,
220 PCI_DID_INTEL_CNL_GT2_ULX_4,
221 PCI_DID_INTEL_CNL_GT2_ULT_1,
222 PCI_DID_INTEL_CNL_GT2_ULT_2,
223 PCI_DID_INTEL_CNL_GT2_ULT_3,
224 PCI_DID_INTEL_CNL_GT2_ULT_4,
225 PCI_DID_INTEL_GLK_IGD,
226 PCI_DID_INTEL_GLK_IGD_EU12,
227 PCI_DID_INTEL_WHL_GT1_ULT_1,
228 PCI_DID_INTEL_WHL_GT2_ULT_1,
Felix Singer43b7f412022-03-07 04:34:52 +0100229 PCI_DID_INTEL_AML_GT2_ULX,
Felix Singer43b7f412022-03-07 04:34:52 +0100230 PCI_DID_INTEL_CFL_H_GT2,
231 PCI_DID_INTEL_CFL_H_XEON_GT2,
232 PCI_DID_INTEL_CFL_S_GT1_1,
233 PCI_DID_INTEL_CFL_S_GT1_2,
234 PCI_DID_INTEL_CFL_S_GT2_1,
235 PCI_DID_INTEL_CFL_S_GT2_2,
236 PCI_DID_INTEL_CFL_S_GT2_3,
237 PCI_DID_INTEL_CFL_S_GT2_4,
238 PCI_DID_INTEL_CFL_S_GT2_5,
Felix Singer43b7f412022-03-07 04:34:52 +0100239 PCI_DID_INTEL_CML_GT1_ULT_1,
240 PCI_DID_INTEL_CML_GT1_ULT_2,
241 PCI_DID_INTEL_CML_GT2_ULT_1,
242 PCI_DID_INTEL_CML_GT2_ULT_2,
243 PCI_DID_INTEL_CML_GT1_ULT_3,
244 PCI_DID_INTEL_CML_GT1_ULT_4,
245 PCI_DID_INTEL_CML_GT2_ULT_5,
246 PCI_DID_INTEL_CML_GT2_ULT_6,
Michał Żygowski9baffae2022-09-29 13:29:02 +0200247 PCI_DID_INTEL_CML_GT2_ULT_7,
248 PCI_DID_INTEL_CML_GT2_ULT_8,
Felix Singer43b7f412022-03-07 04:34:52 +0100249 PCI_DID_INTEL_CML_GT2_ULT_3,
250 PCI_DID_INTEL_CML_GT2_ULT_4,
251 PCI_DID_INTEL_CML_GT1_ULX_1,
252 PCI_DID_INTEL_CML_GT2_ULX_1,
253 PCI_DID_INTEL_CML_GT1_S_1,
254 PCI_DID_INTEL_CML_GT1_S_2,
255 PCI_DID_INTEL_CML_GT2_S_1,
256 PCI_DID_INTEL_CML_GT2_S_2,
257 PCI_DID_INTEL_CML_GT1_H_1,
258 PCI_DID_INTEL_CML_GT1_H_2,
259 PCI_DID_INTEL_CML_GT2_H_1,
260 PCI_DID_INTEL_CML_GT2_H_2,
261 PCI_DID_INTEL_CML_GT2_S_G0,
262 PCI_DID_INTEL_CML_GT2_S_P0,
263 PCI_DID_INTEL_CML_GT2_H_R0,
264 PCI_DID_INTEL_CML_GT2_H_R1,
265 PCI_DID_INTEL_TGL_GT0,
266 PCI_DID_INTEL_TGL_GT1_H_32,
267 PCI_DID_INTEL_TGL_GT1_H_16,
268 PCI_DID_INTEL_TGL_GT2_ULT,
269 PCI_DID_INTEL_TGL_GT2_ULX,
270 PCI_DID_INTEL_TGL_GT3_ULT,
271 PCI_DID_INTEL_TGL_GT2_ULT_1,
272 PCI_DID_INTEL_EHL_GT1_1,
273 PCI_DID_INTEL_EHL_GT2_1,
274 PCI_DID_INTEL_EHL_GT1_2,
275 PCI_DID_INTEL_EHL_GT2_2,
276 PCI_DID_INTEL_EHL_GT1_2_1,
277 PCI_DID_INTEL_EHL_GT1_3,
278 PCI_DID_INTEL_EHL_GT2_3,
279 PCI_DID_INTEL_JSL_GT1,
280 PCI_DID_INTEL_JSL_GT2,
281 PCI_DID_INTEL_JSL_GT3,
282 PCI_DID_INTEL_JSL_GT4,
283 PCI_DID_INTEL_ADL_GT0,
284 PCI_DID_INTEL_ADL_GT1,
285 PCI_DID_INTEL_ADL_GT1_1,
286 PCI_DID_INTEL_ADL_GT1_2,
287 PCI_DID_INTEL_ADL_GT1_3,
288 PCI_DID_INTEL_ADL_GT1_4,
289 PCI_DID_INTEL_ADL_GT1_5,
290 PCI_DID_INTEL_ADL_GT1_6,
291 PCI_DID_INTEL_ADL_GT1_7,
292 PCI_DID_INTEL_ADL_GT1_8,
293 PCI_DID_INTEL_ADL_GT1_9,
294 PCI_DID_INTEL_ADL_P_GT2,
295 PCI_DID_INTEL_ADL_P_GT2_1,
296 PCI_DID_INTEL_ADL_P_GT2_2,
297 PCI_DID_INTEL_ADL_P_GT2_3,
298 PCI_DID_INTEL_ADL_P_GT2_4,
299 PCI_DID_INTEL_ADL_P_GT2_5,
300 PCI_DID_INTEL_ADL_P_GT2_6,
301 PCI_DID_INTEL_ADL_P_GT2_7,
302 PCI_DID_INTEL_ADL_P_GT2_8,
303 PCI_DID_INTEL_ADL_P_GT2_9,
304 PCI_DID_INTEL_ADL_S_GT1,
Michał Żygowski84ceee92022-11-29 10:47:05 +0100305 PCI_DID_INTEL_ADL_S_GT1_1,
306 PCI_DID_INTEL_ADL_S_GT2,
307 PCI_DID_INTEL_ADL_S_GT2_1,
308 PCI_DID_INTEL_ADL_S_GT2_2,
Felix Singer43b7f412022-03-07 04:34:52 +0100309 PCI_DID_INTEL_ADL_M_GT1,
310 PCI_DID_INTEL_ADL_M_GT2,
311 PCI_DID_INTEL_ADL_M_GT3,
312 PCI_DID_INTEL_ADL_N_GT1,
313 PCI_DID_INTEL_ADL_N_GT2,
314 PCI_DID_INTEL_ADL_N_GT3,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530315 0,
316};
317
318static const struct pci_driver graphics_driver __pci_driver = {
319 .ops = &graphics_ops,
Felix Singer43b7f412022-03-07 04:34:52 +0100320 .vendor = PCI_VID_INTEL,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530321 .devices = pci_device_ids,
322};