blob: 55c181b0bd04f505fb0afa6691744835c34b5f72 [file] [log] [blame]
Subrata Banikfa7cc782017-11-27 18:23:36 +05301/*
2 * This file is part of the coreboot project.
3 *
Subrata Banikfa7cc782017-11-27 18:23:36 +05304 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
John Zhaoeac84ca2018-08-13 09:45:37 -070016#include <assert.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053017#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020018#include <device/mmio.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053019#include <device/pci.h>
20#include <device/pci_ids.h>
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070021#include <drivers/intel/gma/i915.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053022#include <intelblocks/graphics.h>
23#include <soc/pci_devs.h>
24
25/* SoC Overrides */
Aaron Durbin64031672018-04-21 14:45:32 -060026__weak void graphics_soc_init(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053027{
28 /*
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +010029 * User needs to implement SoC override in case wishes
Subrata Banikfa7cc782017-11-27 18:23:36 +053030 * to perform certain specific graphics initialization
31 * along with pci_dev_init(dev)
32 */
33 pci_dev_init(dev);
34}
35
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070036__weak const struct i915_gpu_controller_info *
37intel_igd_get_controller_info(struct device *device)
38{
39 return NULL;
40}
41
42static void gma_generate_ssdt(struct device *device)
43{
44 const struct i915_gpu_controller_info *gfx = intel_igd_get_controller_info(device);
45
46 if (gfx)
47 drivers_intel_gma_displays_ssdt_generate(gfx);
48}
49
Subrata Banik64e66802019-06-13 22:11:46 +053050static int is_graphics_disabled(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053051{
Subrata Banikfa7cc782017-11-27 18:23:36 +053052 /* Check if Graphics PCI device is disabled */
John Zhaoeac84ca2018-08-13 09:45:37 -070053 if (!dev || !dev->enabled)
Subrata Banik64e66802019-06-13 22:11:46 +053054 return 1;
55
56 return 0;
57}
58
59static uintptr_t graphics_get_bar(struct device *dev, unsigned long index)
60{
61 struct resource *gm_res;
Subrata Banikfa7cc782017-11-27 18:23:36 +053062
63 gm_res = find_resource(dev, index);
64 if (!gm_res)
65 return 0;
66
67 return gm_res->base;
68}
69
70uintptr_t graphics_get_memory_base(void)
71{
Subrata Banik64e66802019-06-13 22:11:46 +053072 uintptr_t memory_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +030073 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +053074
75 if (is_graphics_disabled(dev))
76 return 0;
Subrata Banikfa7cc782017-11-27 18:23:36 +053077 /*
78 * GFX PCI config space offset 0x18 know as Graphics
79 * Memory Range Address (GMADR)
80 */
Subrata Banik64e66802019-06-13 22:11:46 +053081 memory_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_2);
Subrata Banikfa7cc782017-11-27 18:23:36 +053082 if (!memory_base)
Keith Short15588b02019-05-09 11:40:34 -060083 die_with_post_code(POST_HW_INIT_FAILURE,
84 "GMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +053085
86 return memory_base;
87}
88
89static uintptr_t graphics_get_gtt_base(void)
90{
Subrata Banik64e66802019-06-13 22:11:46 +053091 static uintptr_t gtt_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +030092 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +053093
94 if (is_graphics_disabled(dev))
95 die("IGD is disabled!");
Subrata Banikfa7cc782017-11-27 18:23:36 +053096 /*
97 * GFX PCI config space offset 0x10 know as Graphics
98 * Translation Table Memory Mapped Range Address
99 * (GTTMMADR)
100 */
Subrata Banikfa7cc782017-11-27 18:23:36 +0530101 if (!gtt_base) {
Subrata Banik64e66802019-06-13 22:11:46 +0530102 gtt_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_0);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530103 if (!gtt_base)
Keith Short15588b02019-05-09 11:40:34 -0600104 die_with_post_code(POST_HW_INIT_FAILURE,
105 "GTTMMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530106 }
107 return gtt_base;
108}
109
110uint32_t graphics_gtt_read(unsigned long reg)
111{
112 return read32((void *)(graphics_get_gtt_base() + reg));
113}
114
115void graphics_gtt_write(unsigned long reg, uint32_t data)
116{
117 write32((void *)(graphics_get_gtt_base() + reg), data);
118}
119
120void graphics_gtt_rmw(unsigned long reg, uint32_t andmask, uint32_t ormask)
121{
122 uint32_t val = graphics_gtt_read(reg);
123 val &= andmask;
124 val |= ormask;
125 graphics_gtt_write(reg, val);
126}
127
128static const struct device_operations graphics_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200129 .read_resources = pci_dev_read_resources,
130 .set_resources = pci_dev_set_resources,
131 .enable_resources = pci_dev_enable_resources,
132 .init = graphics_soc_init,
133 .ops_pci = &pci_dev_ops_pci,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700134#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200135 .write_acpi_tables = graphics_soc_write_acpi_opregion,
136 .acpi_fill_ssdt = gma_generate_ssdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700137#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200138 .scan_bus = scan_generic_bus,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530139};
140
141static const unsigned short pci_device_ids[] = {
142 PCI_DEVICE_ID_INTEL_APL_IGD_HD_505,
143 PCI_DEVICE_ID_INTEL_APL_IGD_HD_500,
144 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_1,
145 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_2,
146 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_3,
147 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_4,
148 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_1,
149 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_2,
150 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_3,
151 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_4,
152 PCI_DEVICE_ID_INTEL_GLK_IGD,
153 PCI_DEVICE_ID_INTEL_GLK_IGD_EU12,
Lijian Zhao34745f62019-02-15 05:36:50 -0800154 PCI_DEVICE_ID_INTEL_WHL_GT1_ULT_1,
Krzysztof Sywulabf7ad372018-07-17 10:45:21 -0700155 PCI_DEVICE_ID_INTEL_WHL_GT2_ULT_1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530156 PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM,
Maxim Polyakov85954692019-09-23 16:08:41 +0300157 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_1,
158 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_2,
159 PCI_DEVICE_ID_INTEL_KBL_GT1_SSRVM,
160 PCI_DEVICE_ID_INTEL_KBL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530161 PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM,
162 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM,
163 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR,
Maxim Polyakov85954692019-09-23 16:08:41 +0300164 PCI_DEVICE_ID_INTEL_KBL_GT2_SSRVM,
165 PCI_DEVICE_ID_INTEL_KBL_GT2_SWSTM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530166 PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM,
V Sowmyaacc2a482018-01-23 15:27:23 +0530167 PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2,
Maxim Polyakov85954692019-09-23 16:08:41 +0300168 PCI_DEVICE_ID_INTEL_KBL_GT2F_SULTM,
169 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1,
170 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2,
171 PCI_DEVICE_ID_INTEL_KBL_GT4_SHALM,
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700172 PCI_DEVICE_ID_INTEL_AML_GT2_ULX,
Maxim Polyakov95636812019-09-20 22:06:57 +0300173 PCI_DEVICE_ID_INTEL_SKL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530174 PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM,
Maxim Polyakov46e68522019-02-25 10:46:18 +0300175 PCI_DEVICE_ID_INTEL_SKL_GT2_DT2P1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530176 PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM,
177 PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM,
178 PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM,
179 PCI_DEVICE_ID_INTEL_SKL_GT2_SWKSM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300180 PCI_DEVICE_ID_INTEL_SKL_GT3_SULTM,
181 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1,
182 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2,
183 PCI_DEVICE_ID_INTEL_SKL_GT3FE_SSRVM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530184 PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300185 PCI_DEVICE_ID_INTEL_SKL_GT4E_SWSTM,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800186 PCI_DEVICE_ID_INTEL_CFL_H_GT2,
Nico Huberff3c9642019-05-14 13:18:05 +0200187 PCI_DEVICE_ID_INTEL_CFL_H_XEON_GT2,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800188 PCI_DEVICE_ID_INTEL_CFL_S_GT2_1,
189 PCI_DEVICE_ID_INTEL_CFL_S_GT2_2,
190 PCI_DEVICE_ID_INTEL_CFL_S_GT2_3,
Felix Singerd298ffe2019-07-28 13:27:11 +0200191 PCI_DEVICE_ID_INTEL_CFL_S_GT2_4,
Christian Walter19b963c2019-12-09 15:07:13 +0100192 PCI_DEVICE_ID_INTEL_CFL_U_GT2,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530193 PCI_DEVICE_ID_INTEL_ICL_GT0_ULT,
194 PCI_DEVICE_ID_INTEL_ICL_GT0_5_ULT,
195 PCI_DEVICE_ID_INTEL_ICL_GT1_ULT,
196 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_0,
197 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_1,
198 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_1,
199 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_2,
200 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_2,
201 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_3,
202 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_3,
203 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_4,
204 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_4,
205 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_5,
206 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_5,
207 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_6,
208 PCI_DEVICE_ID_INTEL_ICL_GT3_ULT,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530209 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_1,
210 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_2,
211 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_1,
212 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_2,
213 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_3,
214 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_4,
Meera Ravindranath970f1a42019-08-27 16:16:56 +0530215 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_5,
216 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_6,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530217 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_3,
218 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_4,
219 PCI_DEVICE_ID_INTEL_CML_GT1_ULX_1,
220 PCI_DEVICE_ID_INTEL_CML_GT2_ULX_1,
221 PCI_DEVICE_ID_INTEL_CML_GT1_S_1,
222 PCI_DEVICE_ID_INTEL_CML_GT1_S_2,
223 PCI_DEVICE_ID_INTEL_CML_GT2_S_1,
224 PCI_DEVICE_ID_INTEL_CML_GT2_S_2,
225 PCI_DEVICE_ID_INTEL_CML_GT1_H_1,
226 PCI_DEVICE_ID_INTEL_CML_GT1_H_2,
227 PCI_DEVICE_ID_INTEL_CML_GT2_H_1,
228 PCI_DEVICE_ID_INTEL_CML_GT2_H_2,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800229 PCI_DEVICE_ID_INTEL_CML_GT2_S_G0,
230 PCI_DEVICE_ID_INTEL_CML_GT2_S_P0,
231 PCI_DEVICE_ID_INTEL_CML_GT2_H_R0,
232 PCI_DEVICE_ID_INTEL_CML_GT2_H_R1,
Subrata Banikae695752019-11-12 12:47:43 +0530233 PCI_DEVICE_ID_INTEL_TGL_GT0,
234 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT,
235 PCI_DEVICE_ID_INTEL_TGL_GT2_ULX,
236 PCI_DEVICE_ID_INTEL_TGL_GT3_ULT,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800237 PCI_DEVICE_ID_INTEL_EHL_GT1_1,
238 PCI_DEVICE_ID_INTEL_EHL_GT2_1,
239 PCI_DEVICE_ID_INTEL_EHL_GT1_2,
240 PCI_DEVICE_ID_INTEL_EHL_GT2_2,
241 PCI_DEVICE_ID_INTEL_EHL_GT1_3,
242 PCI_DEVICE_ID_INTEL_EHL_GT2_3,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530243 PCI_DEVICE_ID_INTEL_JSL_GT1,
244 PCI_DEVICE_ID_INTEL_JSL_GT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530245 0,
246};
247
248static const struct pci_driver graphics_driver __pci_driver = {
249 .ops = &graphics_ops,
250 .vendor = PCI_VENDOR_ID_INTEL,
251 .devices = pci_device_ids,
252};