blob: e2c90600ace9d80b22a1a38831d49be57dc468a4 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Subrata Banikfa7cc782017-11-27 18:23:36 +05302
Nico Huberdd274e22020-04-26 20:37:32 +02003#include <acpi/acpi.h>
John Zhaoeac84ca2018-08-13 09:45:37 -07004#include <assert.h>
Nico Huber826094f2020-04-26 19:24:00 +02005#include <bootmode.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05306#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <device/mmio.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05308#include <device/pci.h>
9#include <device/pci_ids.h>
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070010#include <drivers/intel/gma/i915.h>
Nico Huber826094f2020-04-26 19:24:00 +020011#include <drivers/intel/gma/libgfxinit.h>
12#include <drivers/intel/gma/opregion.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053013#include <intelblocks/graphics.h>
14#include <soc/pci_devs.h>
15
16/* SoC Overrides */
Aaron Durbin64031672018-04-21 14:45:32 -060017__weak void graphics_soc_init(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053018{
19 /*
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +010020 * User needs to implement SoC override in case wishes
Subrata Banikfa7cc782017-11-27 18:23:36 +053021 * to perform certain specific graphics initialization
Subrata Banikfa7cc782017-11-27 18:23:36 +053022 */
Subrata Banikfa7cc782017-11-27 18:23:36 +053023}
24
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070025__weak const struct i915_gpu_controller_info *
Furquan Shaikhec3dafd2020-04-24 21:53:42 -070026intel_igd_get_controller_info(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070027{
28 return NULL;
29}
30
Nico Huber826094f2020-04-26 19:24:00 +020031static void gma_init(struct device *const dev)
32{
33 intel_gma_init_igd_opregion();
34
35 /* SoC specific configuration. */
36 graphics_soc_init(dev);
37
Nico Huberdd274e22020-04-26 20:37:32 +020038 if (CONFIG(SOC_INTEL_CONFIGURE_DDI_A_4_LANES) && !acpi_is_wakeup_s3()) {
39 const u32 ddi_buf_ctl = graphics_gtt_read(DDI_BUF_CTL_A);
40 /* Only program if the buffer is not enabled yet. */
41 if (!(ddi_buf_ctl & DDI_BUF_CTL_ENABLE))
42 graphics_gtt_write(DDI_BUF_CTL_A, ddi_buf_ctl | DDI_A_4_LANES);
43 }
44
Nico Huber826094f2020-04-26 19:24:00 +020045 /*
46 * GFX PEIM module inside FSP binary is taking care of graphics
47 * initialization based on RUN_FSP_GOP Kconfig option and input
48 * VBT file.
49 *
50 * In case of non-FSP solution, SoC need to select another
51 * Kconfig to perform GFX initialization.
52 */
53 if (CONFIG(RUN_FSP_GOP))
54 return;
55
Nico Huberdd597622020-04-26 19:46:35 +020056 if (!CONFIG(NO_GFX_INIT))
57 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Nico Huber826094f2020-04-26 19:24:00 +020058
59 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
60 if (!acpi_is_wakeup_s3() && display_init_required()) {
61 int lightup_ok;
62 gma_gfxinit(&lightup_ok);
63 gfx_set_init_done(lightup_ok);
64 }
65 } else {
66 /* Initialize PCI device, load/execute BIOS Option ROM */
67 pci_dev_init(dev);
68 }
69}
70
Furquan Shaikh7536a392020-04-24 21:59:21 -070071static void gma_generate_ssdt(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070072{
73 const struct i915_gpu_controller_info *gfx = intel_igd_get_controller_info(device);
74
75 if (gfx)
76 drivers_intel_gma_displays_ssdt_generate(gfx);
77}
78
Subrata Banik64e66802019-06-13 22:11:46 +053079static int is_graphics_disabled(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053080{
Subrata Banikfa7cc782017-11-27 18:23:36 +053081 /* Check if Graphics PCI device is disabled */
John Zhaoeac84ca2018-08-13 09:45:37 -070082 if (!dev || !dev->enabled)
Subrata Banik64e66802019-06-13 22:11:46 +053083 return 1;
84
85 return 0;
86}
87
88static uintptr_t graphics_get_bar(struct device *dev, unsigned long index)
89{
90 struct resource *gm_res;
Subrata Banikfa7cc782017-11-27 18:23:36 +053091
92 gm_res = find_resource(dev, index);
93 if (!gm_res)
94 return 0;
95
96 return gm_res->base;
97}
98
99uintptr_t graphics_get_memory_base(void)
100{
Subrata Banik64e66802019-06-13 22:11:46 +0530101 uintptr_t memory_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300102 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530103
104 if (is_graphics_disabled(dev))
105 return 0;
Subrata Banikfa7cc782017-11-27 18:23:36 +0530106 /*
107 * GFX PCI config space offset 0x18 know as Graphics
108 * Memory Range Address (GMADR)
109 */
Subrata Banik64e66802019-06-13 22:11:46 +0530110 memory_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_2);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530111 if (!memory_base)
Keith Short15588b02019-05-09 11:40:34 -0600112 die_with_post_code(POST_HW_INIT_FAILURE,
113 "GMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530114
115 return memory_base;
116}
117
118static uintptr_t graphics_get_gtt_base(void)
119{
Subrata Banik64e66802019-06-13 22:11:46 +0530120 static uintptr_t gtt_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300121 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530122
123 if (is_graphics_disabled(dev))
124 die("IGD is disabled!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530125 /*
126 * GFX PCI config space offset 0x10 know as Graphics
127 * Translation Table Memory Mapped Range Address
128 * (GTTMMADR)
129 */
Subrata Banikfa7cc782017-11-27 18:23:36 +0530130 if (!gtt_base) {
Subrata Banik64e66802019-06-13 22:11:46 +0530131 gtt_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_0);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530132 if (!gtt_base)
Keith Short15588b02019-05-09 11:40:34 -0600133 die_with_post_code(POST_HW_INIT_FAILURE,
134 "GTTMMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530135 }
136 return gtt_base;
137}
138
139uint32_t graphics_gtt_read(unsigned long reg)
140{
141 return read32((void *)(graphics_get_gtt_base() + reg));
142}
143
144void graphics_gtt_write(unsigned long reg, uint32_t data)
145{
146 write32((void *)(graphics_get_gtt_base() + reg), data);
147}
148
149void graphics_gtt_rmw(unsigned long reg, uint32_t andmask, uint32_t ormask)
150{
151 uint32_t val = graphics_gtt_read(reg);
152 val &= andmask;
153 val |= ormask;
154 graphics_gtt_write(reg, val);
155}
156
157static const struct device_operations graphics_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200158 .read_resources = pci_dev_read_resources,
159 .set_resources = pci_dev_set_resources,
160 .enable_resources = pci_dev_enable_resources,
Nico Huber826094f2020-04-26 19:24:00 +0200161 .init = gma_init,
Nico Huber68680dd2020-03-31 17:34:52 +0200162 .ops_pci = &pci_dev_ops_pci,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700163#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200164 .acpi_fill_ssdt = gma_generate_ssdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700165#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200166 .scan_bus = scan_generic_bus,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530167};
168
169static const unsigned short pci_device_ids[] = {
170 PCI_DEVICE_ID_INTEL_APL_IGD_HD_505,
171 PCI_DEVICE_ID_INTEL_APL_IGD_HD_500,
172 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_1,
173 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_2,
174 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_3,
175 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_4,
176 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_1,
177 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_2,
178 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_3,
179 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_4,
180 PCI_DEVICE_ID_INTEL_GLK_IGD,
181 PCI_DEVICE_ID_INTEL_GLK_IGD_EU12,
Lijian Zhao34745f62019-02-15 05:36:50 -0800182 PCI_DEVICE_ID_INTEL_WHL_GT1_ULT_1,
Krzysztof Sywulabf7ad372018-07-17 10:45:21 -0700183 PCI_DEVICE_ID_INTEL_WHL_GT2_ULT_1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530184 PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM,
Maxim Polyakov85954692019-09-23 16:08:41 +0300185 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_1,
186 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_2,
187 PCI_DEVICE_ID_INTEL_KBL_GT1_SSRVM,
188 PCI_DEVICE_ID_INTEL_KBL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530189 PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM,
190 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM,
191 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR,
Maxim Polyakov85954692019-09-23 16:08:41 +0300192 PCI_DEVICE_ID_INTEL_KBL_GT2_SSRVM,
193 PCI_DEVICE_ID_INTEL_KBL_GT2_SWSTM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530194 PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM,
V Sowmyaacc2a482018-01-23 15:27:23 +0530195 PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2,
Maxim Polyakov85954692019-09-23 16:08:41 +0300196 PCI_DEVICE_ID_INTEL_KBL_GT2F_SULTM,
197 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1,
198 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2,
199 PCI_DEVICE_ID_INTEL_KBL_GT4_SHALM,
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700200 PCI_DEVICE_ID_INTEL_AML_GT2_ULX,
Maxim Polyakov95636812019-09-20 22:06:57 +0300201 PCI_DEVICE_ID_INTEL_SKL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530202 PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM,
Maxim Polyakov46e68522019-02-25 10:46:18 +0300203 PCI_DEVICE_ID_INTEL_SKL_GT2_DT2P1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530204 PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM,
205 PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM,
206 PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM,
207 PCI_DEVICE_ID_INTEL_SKL_GT2_SWKSM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300208 PCI_DEVICE_ID_INTEL_SKL_GT3_SULTM,
209 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1,
210 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2,
211 PCI_DEVICE_ID_INTEL_SKL_GT3FE_SSRVM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530212 PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300213 PCI_DEVICE_ID_INTEL_SKL_GT4E_SWSTM,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800214 PCI_DEVICE_ID_INTEL_CFL_H_GT2,
Nico Huberff3c9642019-05-14 13:18:05 +0200215 PCI_DEVICE_ID_INTEL_CFL_H_XEON_GT2,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800216 PCI_DEVICE_ID_INTEL_CFL_S_GT2_1,
217 PCI_DEVICE_ID_INTEL_CFL_S_GT2_2,
218 PCI_DEVICE_ID_INTEL_CFL_S_GT2_3,
Felix Singerd298ffe2019-07-28 13:27:11 +0200219 PCI_DEVICE_ID_INTEL_CFL_S_GT2_4,
Christian Walter19b963c2019-12-09 15:07:13 +0100220 PCI_DEVICE_ID_INTEL_CFL_U_GT2,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530221 PCI_DEVICE_ID_INTEL_ICL_GT0_ULT,
222 PCI_DEVICE_ID_INTEL_ICL_GT0_5_ULT,
223 PCI_DEVICE_ID_INTEL_ICL_GT1_ULT,
224 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_0,
225 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_1,
226 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_1,
227 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_2,
228 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_2,
229 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_3,
230 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_3,
231 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_4,
232 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_4,
233 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_5,
234 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_5,
235 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_6,
236 PCI_DEVICE_ID_INTEL_ICL_GT3_ULT,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530237 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_1,
238 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_2,
239 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_1,
240 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_2,
241 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_3,
242 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_4,
Meera Ravindranath970f1a42019-08-27 16:16:56 +0530243 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_5,
244 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_6,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530245 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_3,
246 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_4,
247 PCI_DEVICE_ID_INTEL_CML_GT1_ULX_1,
248 PCI_DEVICE_ID_INTEL_CML_GT2_ULX_1,
249 PCI_DEVICE_ID_INTEL_CML_GT1_S_1,
250 PCI_DEVICE_ID_INTEL_CML_GT1_S_2,
251 PCI_DEVICE_ID_INTEL_CML_GT2_S_1,
252 PCI_DEVICE_ID_INTEL_CML_GT2_S_2,
253 PCI_DEVICE_ID_INTEL_CML_GT1_H_1,
254 PCI_DEVICE_ID_INTEL_CML_GT1_H_2,
255 PCI_DEVICE_ID_INTEL_CML_GT2_H_1,
256 PCI_DEVICE_ID_INTEL_CML_GT2_H_2,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800257 PCI_DEVICE_ID_INTEL_CML_GT2_S_G0,
258 PCI_DEVICE_ID_INTEL_CML_GT2_S_P0,
259 PCI_DEVICE_ID_INTEL_CML_GT2_H_R0,
260 PCI_DEVICE_ID_INTEL_CML_GT2_H_R1,
Subrata Banikae695752019-11-12 12:47:43 +0530261 PCI_DEVICE_ID_INTEL_TGL_GT0,
262 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT,
263 PCI_DEVICE_ID_INTEL_TGL_GT2_ULX,
264 PCI_DEVICE_ID_INTEL_TGL_GT3_ULT,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800265 PCI_DEVICE_ID_INTEL_EHL_GT1_1,
266 PCI_DEVICE_ID_INTEL_EHL_GT2_1,
267 PCI_DEVICE_ID_INTEL_EHL_GT1_2,
268 PCI_DEVICE_ID_INTEL_EHL_GT2_2,
269 PCI_DEVICE_ID_INTEL_EHL_GT1_3,
270 PCI_DEVICE_ID_INTEL_EHL_GT2_3,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530271 PCI_DEVICE_ID_INTEL_JSL_GT1,
272 PCI_DEVICE_ID_INTEL_JSL_GT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530273 0,
274};
275
276static const struct pci_driver graphics_driver __pci_driver = {
277 .ops = &graphics_ops,
278 .vendor = PCI_VENDOR_ID_INTEL,
279 .devices = pci_device_ids,
280};