blob: d9daaaf54a7f62e7a79260f82f6461ad6b4d167f [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Subrata Banikfa7cc782017-11-27 18:23:36 +05302
Nico Huberdd274e22020-04-26 20:37:32 +02003#include <acpi/acpi.h>
John Zhaoeac84ca2018-08-13 09:45:37 -07004#include <assert.h>
Nico Huber826094f2020-04-26 19:24:00 +02005#include <bootmode.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05306#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <device/mmio.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05308#include <device/pci.h>
9#include <device/pci_ids.h>
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070010#include <drivers/intel/gma/i915.h>
Nico Huber826094f2020-04-26 19:24:00 +020011#include <drivers/intel/gma/libgfxinit.h>
12#include <drivers/intel/gma/opregion.h>
Tim Wawrzynczak84428f72021-09-14 13:59:33 -060013#include <intelblocks/cfg.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053014#include <intelblocks/graphics.h>
Patrick Rudolph92106b12020-02-19 12:54:06 +010015#include <fsp/graphics.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053016#include <soc/pci_devs.h>
Nico Huberbd4af102020-04-26 20:43:42 +020017#include <types.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053018
19/* SoC Overrides */
Matt DeVillier395ab9d2020-12-23 17:30:27 -060020__weak void graphics_soc_panel_init(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053021{
22 /*
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +010023 * User needs to implement SoC override in case wishes
Subrata Banikfa7cc782017-11-27 18:23:36 +053024 * to perform certain specific graphics initialization
Subrata Banikfa7cc782017-11-27 18:23:36 +053025 */
Subrata Banikfa7cc782017-11-27 18:23:36 +053026}
27
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070028__weak const struct i915_gpu_controller_info *
Furquan Shaikhec3dafd2020-04-24 21:53:42 -070029intel_igd_get_controller_info(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070030{
31 return NULL;
32}
33
Nico Huber826094f2020-04-26 19:24:00 +020034static void gma_init(struct device *const dev)
35{
36 intel_gma_init_igd_opregion();
37
Matt DeVillier395ab9d2020-12-23 17:30:27 -060038 /* SoC specific panel init/configuration.
39 If FSP has already run/configured the IGD, we can assume the
40 panel/backlight control have already been set up sufficiently
41 and that we shouldn't attempt to reconfigure things. */
42 if (!CONFIG(RUN_FSP_GOP))
43 graphics_soc_panel_init(dev);
Nico Huber826094f2020-04-26 19:24:00 +020044
Nico Huberdd274e22020-04-26 20:37:32 +020045 if (CONFIG(SOC_INTEL_CONFIGURE_DDI_A_4_LANES) && !acpi_is_wakeup_s3()) {
46 const u32 ddi_buf_ctl = graphics_gtt_read(DDI_BUF_CTL_A);
47 /* Only program if the buffer is not enabled yet. */
48 if (!(ddi_buf_ctl & DDI_BUF_CTL_ENABLE))
49 graphics_gtt_write(DDI_BUF_CTL_A, ddi_buf_ctl | DDI_A_4_LANES);
50 }
51
Nico Huber826094f2020-04-26 19:24:00 +020052 /*
53 * GFX PEIM module inside FSP binary is taking care of graphics
54 * initialization based on RUN_FSP_GOP Kconfig option and input
Patrick Rudolph92106b12020-02-19 12:54:06 +010055 * VBT file. Need to report the framebuffer info after PCI enumeration.
Nico Huber826094f2020-04-26 19:24:00 +020056 *
57 * In case of non-FSP solution, SoC need to select another
58 * Kconfig to perform GFX initialization.
59 */
Patrick Rudolph92106b12020-02-19 12:54:06 +010060 if (CONFIG(RUN_FSP_GOP)) {
Tim Wawrzynczak84428f72021-09-14 13:59:33 -060061 const struct soc_intel_common_config *config = chip_get_common_soc_structure();
62 fsp_report_framebuffer_info(graphics_get_memory_base(),
63 config->panel_orientation);
Nico Huber826094f2020-04-26 19:24:00 +020064 return;
Patrick Rudolph92106b12020-02-19 12:54:06 +010065 }
Nico Huber826094f2020-04-26 19:24:00 +020066
Nico Huberdd597622020-04-26 19:46:35 +020067 if (!CONFIG(NO_GFX_INIT))
68 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Nico Huber826094f2020-04-26 19:24:00 +020069
70 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
71 if (!acpi_is_wakeup_s3() && display_init_required()) {
72 int lightup_ok;
73 gma_gfxinit(&lightup_ok);
74 gfx_set_init_done(lightup_ok);
75 }
76 } else {
77 /* Initialize PCI device, load/execute BIOS Option ROM */
78 pci_dev_init(dev);
79 }
80}
81
Furquan Shaikh7536a392020-04-24 21:59:21 -070082static void gma_generate_ssdt(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070083{
84 const struct i915_gpu_controller_info *gfx = intel_igd_get_controller_info(device);
85
86 if (gfx)
87 drivers_intel_gma_displays_ssdt_generate(gfx);
88}
89
Subrata Banik64e66802019-06-13 22:11:46 +053090static int is_graphics_disabled(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053091{
Subrata Banikfa7cc782017-11-27 18:23:36 +053092 /* Check if Graphics PCI device is disabled */
John Zhaoeac84ca2018-08-13 09:45:37 -070093 if (!dev || !dev->enabled)
Subrata Banik64e66802019-06-13 22:11:46 +053094 return 1;
95
96 return 0;
97}
98
99static uintptr_t graphics_get_bar(struct device *dev, unsigned long index)
100{
101 struct resource *gm_res;
Subrata Banikfa7cc782017-11-27 18:23:36 +0530102
103 gm_res = find_resource(dev, index);
104 if (!gm_res)
105 return 0;
106
107 return gm_res->base;
108}
109
110uintptr_t graphics_get_memory_base(void)
111{
Subrata Banik64e66802019-06-13 22:11:46 +0530112 uintptr_t memory_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300113 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530114
115 if (is_graphics_disabled(dev))
116 return 0;
Subrata Banikfa7cc782017-11-27 18:23:36 +0530117 /*
118 * GFX PCI config space offset 0x18 know as Graphics
119 * Memory Range Address (GMADR)
120 */
Subrata Banik64e66802019-06-13 22:11:46 +0530121 memory_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_2);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530122 if (!memory_base)
Keith Short15588b02019-05-09 11:40:34 -0600123 die_with_post_code(POST_HW_INIT_FAILURE,
124 "GMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530125
126 return memory_base;
127}
128
129static uintptr_t graphics_get_gtt_base(void)
130{
Subrata Banik64e66802019-06-13 22:11:46 +0530131 static uintptr_t gtt_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300132 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530133
134 if (is_graphics_disabled(dev))
135 die("IGD is disabled!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530136 /*
137 * GFX PCI config space offset 0x10 know as Graphics
138 * Translation Table Memory Mapped Range Address
139 * (GTTMMADR)
140 */
Subrata Banikfa7cc782017-11-27 18:23:36 +0530141 if (!gtt_base) {
Subrata Banik64e66802019-06-13 22:11:46 +0530142 gtt_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_0);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530143 if (!gtt_base)
Keith Short15588b02019-05-09 11:40:34 -0600144 die_with_post_code(POST_HW_INIT_FAILURE,
145 "GTTMMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530146 }
147 return gtt_base;
148}
149
150uint32_t graphics_gtt_read(unsigned long reg)
151{
152 return read32((void *)(graphics_get_gtt_base() + reg));
153}
154
155void graphics_gtt_write(unsigned long reg, uint32_t data)
156{
157 write32((void *)(graphics_get_gtt_base() + reg), data);
158}
159
160void graphics_gtt_rmw(unsigned long reg, uint32_t andmask, uint32_t ormask)
161{
162 uint32_t val = graphics_gtt_read(reg);
163 val &= andmask;
164 val |= ormask;
165 graphics_gtt_write(reg, val);
166}
167
168static const struct device_operations graphics_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200169 .read_resources = pci_dev_read_resources,
170 .set_resources = pci_dev_set_resources,
171 .enable_resources = pci_dev_enable_resources,
Nico Huber826094f2020-04-26 19:24:00 +0200172 .init = gma_init,
Nico Huber68680dd2020-03-31 17:34:52 +0200173 .ops_pci = &pci_dev_ops_pci,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700174#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200175 .acpi_fill_ssdt = gma_generate_ssdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700176#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200177 .scan_bus = scan_generic_bus,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530178};
179
180static const unsigned short pci_device_ids[] = {
181 PCI_DEVICE_ID_INTEL_APL_IGD_HD_505,
182 PCI_DEVICE_ID_INTEL_APL_IGD_HD_500,
183 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_1,
184 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_2,
185 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_3,
186 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_4,
187 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_1,
188 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_2,
189 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_3,
190 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_4,
191 PCI_DEVICE_ID_INTEL_GLK_IGD,
192 PCI_DEVICE_ID_INTEL_GLK_IGD_EU12,
Lijian Zhao34745f62019-02-15 05:36:50 -0800193 PCI_DEVICE_ID_INTEL_WHL_GT1_ULT_1,
Krzysztof Sywulabf7ad372018-07-17 10:45:21 -0700194 PCI_DEVICE_ID_INTEL_WHL_GT2_ULT_1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530195 PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM,
Maxim Polyakov85954692019-09-23 16:08:41 +0300196 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_1,
197 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_2,
198 PCI_DEVICE_ID_INTEL_KBL_GT1_SSRVM,
199 PCI_DEVICE_ID_INTEL_KBL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530200 PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM,
201 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM,
202 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR,
Maxim Polyakov85954692019-09-23 16:08:41 +0300203 PCI_DEVICE_ID_INTEL_KBL_GT2_SSRVM,
204 PCI_DEVICE_ID_INTEL_KBL_GT2_SWSTM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530205 PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM,
V Sowmyaacc2a482018-01-23 15:27:23 +0530206 PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2,
Maxim Polyakov85954692019-09-23 16:08:41 +0300207 PCI_DEVICE_ID_INTEL_KBL_GT2F_SULTM,
208 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1,
209 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2,
210 PCI_DEVICE_ID_INTEL_KBL_GT4_SHALM,
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700211 PCI_DEVICE_ID_INTEL_AML_GT2_ULX,
Maxim Polyakov95636812019-09-20 22:06:57 +0300212 PCI_DEVICE_ID_INTEL_SKL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530213 PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM,
Maxim Polyakov46e68522019-02-25 10:46:18 +0300214 PCI_DEVICE_ID_INTEL_SKL_GT2_DT2P1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530215 PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM,
216 PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM,
217 PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM,
218 PCI_DEVICE_ID_INTEL_SKL_GT2_SWKSM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300219 PCI_DEVICE_ID_INTEL_SKL_GT3_SULTM,
220 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1,
221 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2,
222 PCI_DEVICE_ID_INTEL_SKL_GT3FE_SSRVM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530223 PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300224 PCI_DEVICE_ID_INTEL_SKL_GT4E_SWSTM,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800225 PCI_DEVICE_ID_INTEL_CFL_H_GT2,
Nico Huberff3c9642019-05-14 13:18:05 +0200226 PCI_DEVICE_ID_INTEL_CFL_H_XEON_GT2,
Nico Huber19dd6942021-01-28 21:55:21 +0100227 PCI_DEVICE_ID_INTEL_CFL_S_GT1_1,
228 PCI_DEVICE_ID_INTEL_CFL_S_GT1_2,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800229 PCI_DEVICE_ID_INTEL_CFL_S_GT2_1,
230 PCI_DEVICE_ID_INTEL_CFL_S_GT2_2,
231 PCI_DEVICE_ID_INTEL_CFL_S_GT2_3,
Felix Singerd298ffe2019-07-28 13:27:11 +0200232 PCI_DEVICE_ID_INTEL_CFL_S_GT2_4,
Nico Huber1b5e8552021-01-28 21:45:34 +0100233 PCI_DEVICE_ID_INTEL_CFL_S_GT2_5,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530234 PCI_DEVICE_ID_INTEL_ICL_GT0_ULT,
235 PCI_DEVICE_ID_INTEL_ICL_GT0_5_ULT,
236 PCI_DEVICE_ID_INTEL_ICL_GT1_ULT,
237 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_0,
238 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_1,
239 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_1,
240 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_2,
241 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_2,
242 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_3,
243 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_3,
244 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_4,
245 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_4,
246 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_5,
247 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_5,
248 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_6,
249 PCI_DEVICE_ID_INTEL_ICL_GT3_ULT,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530250 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_1,
251 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_2,
252 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_1,
253 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_2,
254 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_3,
255 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_4,
Meera Ravindranath970f1a42019-08-27 16:16:56 +0530256 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_5,
257 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_6,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530258 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_3,
259 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_4,
260 PCI_DEVICE_ID_INTEL_CML_GT1_ULX_1,
261 PCI_DEVICE_ID_INTEL_CML_GT2_ULX_1,
262 PCI_DEVICE_ID_INTEL_CML_GT1_S_1,
263 PCI_DEVICE_ID_INTEL_CML_GT1_S_2,
264 PCI_DEVICE_ID_INTEL_CML_GT2_S_1,
265 PCI_DEVICE_ID_INTEL_CML_GT2_S_2,
266 PCI_DEVICE_ID_INTEL_CML_GT1_H_1,
267 PCI_DEVICE_ID_INTEL_CML_GT1_H_2,
268 PCI_DEVICE_ID_INTEL_CML_GT2_H_1,
269 PCI_DEVICE_ID_INTEL_CML_GT2_H_2,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800270 PCI_DEVICE_ID_INTEL_CML_GT2_S_G0,
271 PCI_DEVICE_ID_INTEL_CML_GT2_S_P0,
272 PCI_DEVICE_ID_INTEL_CML_GT2_H_R0,
273 PCI_DEVICE_ID_INTEL_CML_GT2_H_R1,
Subrata Banikae695752019-11-12 12:47:43 +0530274 PCI_DEVICE_ID_INTEL_TGL_GT0,
Jeremy Soller191a8d72021-08-10 14:06:51 -0600275 PCI_DEVICE_ID_INTEL_TGL_GT1_H_32,
276 PCI_DEVICE_ID_INTEL_TGL_GT1_H_16,
Subrata Banikae695752019-11-12 12:47:43 +0530277 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT,
278 PCI_DEVICE_ID_INTEL_TGL_GT2_ULX,
279 PCI_DEVICE_ID_INTEL_TGL_GT3_ULT,
Ravi Sarawadi049ab122020-07-06 22:04:14 -0700280 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT_1,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800281 PCI_DEVICE_ID_INTEL_EHL_GT1_1,
282 PCI_DEVICE_ID_INTEL_EHL_GT2_1,
283 PCI_DEVICE_ID_INTEL_EHL_GT1_2,
284 PCI_DEVICE_ID_INTEL_EHL_GT2_2,
Tan, Lean Sheng8d2177b2021-05-23 23:06:43 -0700285 PCI_DEVICE_ID_INTEL_EHL_GT1_2_1,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800286 PCI_DEVICE_ID_INTEL_EHL_GT1_3,
287 PCI_DEVICE_ID_INTEL_EHL_GT2_3,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530288 PCI_DEVICE_ID_INTEL_JSL_GT1,
289 PCI_DEVICE_ID_INTEL_JSL_GT2,
Krishna Prasad Bhat166d9302020-07-28 20:46:39 +0530290 PCI_DEVICE_ID_INTEL_JSL_GT3,
Krishna Prasad Bhat20f580b2020-09-17 19:42:39 +0530291 PCI_DEVICE_ID_INTEL_JSL_GT4,
Subrata Banikf672f7f2020-08-03 14:29:25 +0530292 PCI_DEVICE_ID_INTEL_ADL_GT0,
293 PCI_DEVICE_ID_INTEL_ADL_GT1,
294 PCI_DEVICE_ID_INTEL_ADL_GT1_1,
295 PCI_DEVICE_ID_INTEL_ADL_GT1_2,
296 PCI_DEVICE_ID_INTEL_ADL_GT1_3,
297 PCI_DEVICE_ID_INTEL_ADL_GT1_4,
298 PCI_DEVICE_ID_INTEL_ADL_GT1_5,
299 PCI_DEVICE_ID_INTEL_ADL_GT1_6,
300 PCI_DEVICE_ID_INTEL_ADL_GT1_7,
301 PCI_DEVICE_ID_INTEL_ADL_GT1_8,
302 PCI_DEVICE_ID_INTEL_ADL_GT1_9,
303 PCI_DEVICE_ID_INTEL_ADL_P_GT2,
Maulik V Vaghela351f1e62021-05-13 11:34:14 +0530304 PCI_DEVICE_ID_INTEL_ADL_P_GT2_1,
Sumeet R Pawnikardd4861a2021-05-19 15:59:55 +0530305 PCI_DEVICE_ID_INTEL_ADL_P_GT2_2,
306 PCI_DEVICE_ID_INTEL_ADL_P_GT2_3,
Sridhar Siricilla3102fd02021-06-07 23:38:17 +0530307 PCI_DEVICE_ID_INTEL_ADL_P_GT2_4,
Meera Ravindranath8b60afe2021-06-18 11:02:45 +0530308 PCI_DEVICE_ID_INTEL_ADL_P_GT2_5,
Maulik V Vaghelab3d24d32021-07-02 14:42:03 +0530309 PCI_DEVICE_ID_INTEL_ADL_P_GT2_6,
Subrata Banikf672f7f2020-08-03 14:29:25 +0530310 PCI_DEVICE_ID_INTEL_ADL_S_GT1,
Maulik V Vaghelaafb143d2021-01-29 22:42:08 +0530311 PCI_DEVICE_ID_INTEL_ADL_M_GT1,
Bora Guvendik31988482021-07-23 14:12:57 -0700312 PCI_DEVICE_ID_INTEL_ADL_M_GT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530313 0,
314};
315
316static const struct pci_driver graphics_driver __pci_driver = {
317 .ops = &graphics_ops,
318 .vendor = PCI_VENDOR_ID_INTEL,
319 .devices = pci_device_ids,
320};