blob: f232ee545fc48bc5a65c8998da0832ff99229178 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Subrata Banikfa7cc782017-11-27 18:23:36 +05302
Nico Huberdd274e22020-04-26 20:37:32 +02003#include <acpi/acpi.h>
John Zhaoeac84ca2018-08-13 09:45:37 -07004#include <assert.h>
Nico Huber826094f2020-04-26 19:24:00 +02005#include <bootmode.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05306#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <device/mmio.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05308#include <device/pci.h>
9#include <device/pci_ids.h>
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070010#include <drivers/intel/gma/i915.h>
Nico Huber826094f2020-04-26 19:24:00 +020011#include <drivers/intel/gma/libgfxinit.h>
12#include <drivers/intel/gma/opregion.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053013#include <intelblocks/graphics.h>
14#include <soc/pci_devs.h>
Nico Huberbd4af102020-04-26 20:43:42 +020015#include <types.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053016
17/* SoC Overrides */
Aaron Durbin64031672018-04-21 14:45:32 -060018__weak void graphics_soc_init(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053019{
20 /*
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +010021 * User needs to implement SoC override in case wishes
Subrata Banikfa7cc782017-11-27 18:23:36 +053022 * to perform certain specific graphics initialization
Subrata Banikfa7cc782017-11-27 18:23:36 +053023 */
Subrata Banikfa7cc782017-11-27 18:23:36 +053024}
25
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070026__weak const struct i915_gpu_controller_info *
Furquan Shaikhec3dafd2020-04-24 21:53:42 -070027intel_igd_get_controller_info(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070028{
29 return NULL;
30}
31
Nico Huber826094f2020-04-26 19:24:00 +020032static void gma_init(struct device *const dev)
33{
34 intel_gma_init_igd_opregion();
35
36 /* SoC specific configuration. */
37 graphics_soc_init(dev);
38
Nico Huberdd274e22020-04-26 20:37:32 +020039 if (CONFIG(SOC_INTEL_CONFIGURE_DDI_A_4_LANES) && !acpi_is_wakeup_s3()) {
40 const u32 ddi_buf_ctl = graphics_gtt_read(DDI_BUF_CTL_A);
41 /* Only program if the buffer is not enabled yet. */
42 if (!(ddi_buf_ctl & DDI_BUF_CTL_ENABLE))
43 graphics_gtt_write(DDI_BUF_CTL_A, ddi_buf_ctl | DDI_A_4_LANES);
44 }
45
Nico Huber826094f2020-04-26 19:24:00 +020046 /*
47 * GFX PEIM module inside FSP binary is taking care of graphics
48 * initialization based on RUN_FSP_GOP Kconfig option and input
49 * VBT file.
50 *
51 * In case of non-FSP solution, SoC need to select another
52 * Kconfig to perform GFX initialization.
53 */
54 if (CONFIG(RUN_FSP_GOP))
55 return;
56
Nico Huberdd597622020-04-26 19:46:35 +020057 if (!CONFIG(NO_GFX_INIT))
58 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Nico Huber826094f2020-04-26 19:24:00 +020059
60 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
61 if (!acpi_is_wakeup_s3() && display_init_required()) {
62 int lightup_ok;
63 gma_gfxinit(&lightup_ok);
64 gfx_set_init_done(lightup_ok);
65 }
66 } else {
67 /* Initialize PCI device, load/execute BIOS Option ROM */
68 pci_dev_init(dev);
69 }
70}
71
Furquan Shaikh7536a392020-04-24 21:59:21 -070072static void gma_generate_ssdt(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070073{
74 const struct i915_gpu_controller_info *gfx = intel_igd_get_controller_info(device);
75
76 if (gfx)
77 drivers_intel_gma_displays_ssdt_generate(gfx);
78}
79
Subrata Banik64e66802019-06-13 22:11:46 +053080static int is_graphics_disabled(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053081{
Subrata Banikfa7cc782017-11-27 18:23:36 +053082 /* Check if Graphics PCI device is disabled */
John Zhaoeac84ca2018-08-13 09:45:37 -070083 if (!dev || !dev->enabled)
Subrata Banik64e66802019-06-13 22:11:46 +053084 return 1;
85
86 return 0;
87}
88
89static uintptr_t graphics_get_bar(struct device *dev, unsigned long index)
90{
91 struct resource *gm_res;
Subrata Banikfa7cc782017-11-27 18:23:36 +053092
93 gm_res = find_resource(dev, index);
94 if (!gm_res)
95 return 0;
96
97 return gm_res->base;
98}
99
100uintptr_t graphics_get_memory_base(void)
101{
Subrata Banik64e66802019-06-13 22:11:46 +0530102 uintptr_t memory_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300103 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530104
105 if (is_graphics_disabled(dev))
106 return 0;
Subrata Banikfa7cc782017-11-27 18:23:36 +0530107 /*
108 * GFX PCI config space offset 0x18 know as Graphics
109 * Memory Range Address (GMADR)
110 */
Subrata Banik64e66802019-06-13 22:11:46 +0530111 memory_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_2);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530112 if (!memory_base)
Keith Short15588b02019-05-09 11:40:34 -0600113 die_with_post_code(POST_HW_INIT_FAILURE,
114 "GMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530115
116 return memory_base;
117}
118
119static uintptr_t graphics_get_gtt_base(void)
120{
Subrata Banik64e66802019-06-13 22:11:46 +0530121 static uintptr_t gtt_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300122 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530123
124 if (is_graphics_disabled(dev))
125 die("IGD is disabled!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530126 /*
127 * GFX PCI config space offset 0x10 know as Graphics
128 * Translation Table Memory Mapped Range Address
129 * (GTTMMADR)
130 */
Subrata Banikfa7cc782017-11-27 18:23:36 +0530131 if (!gtt_base) {
Subrata Banik64e66802019-06-13 22:11:46 +0530132 gtt_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_0);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530133 if (!gtt_base)
Keith Short15588b02019-05-09 11:40:34 -0600134 die_with_post_code(POST_HW_INIT_FAILURE,
135 "GTTMMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530136 }
137 return gtt_base;
138}
139
140uint32_t graphics_gtt_read(unsigned long reg)
141{
142 return read32((void *)(graphics_get_gtt_base() + reg));
143}
144
145void graphics_gtt_write(unsigned long reg, uint32_t data)
146{
147 write32((void *)(graphics_get_gtt_base() + reg), data);
148}
149
150void graphics_gtt_rmw(unsigned long reg, uint32_t andmask, uint32_t ormask)
151{
152 uint32_t val = graphics_gtt_read(reg);
153 val &= andmask;
154 val |= ormask;
155 graphics_gtt_write(reg, val);
156}
157
Nico Huberbd4af102020-04-26 20:43:42 +0200158/*
159 * fsp_soc_get_igd_bar() is declared in <fsp/util.h>,
160 * but that draws incompatible UDK headers in.
161 */
162uintptr_t fsp_soc_get_igd_bar(void);
163uintptr_t fsp_soc_get_igd_bar(void)
164{
165 return graphics_get_memory_base();
166}
167
Subrata Banikfa7cc782017-11-27 18:23:36 +0530168static const struct device_operations graphics_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200169 .read_resources = pci_dev_read_resources,
170 .set_resources = pci_dev_set_resources,
171 .enable_resources = pci_dev_enable_resources,
Nico Huber826094f2020-04-26 19:24:00 +0200172 .init = gma_init,
Nico Huber68680dd2020-03-31 17:34:52 +0200173 .ops_pci = &pci_dev_ops_pci,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700174#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200175 .acpi_fill_ssdt = gma_generate_ssdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700176#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200177 .scan_bus = scan_generic_bus,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530178};
179
180static const unsigned short pci_device_ids[] = {
181 PCI_DEVICE_ID_INTEL_APL_IGD_HD_505,
182 PCI_DEVICE_ID_INTEL_APL_IGD_HD_500,
183 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_1,
184 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_2,
185 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_3,
186 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_4,
187 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_1,
188 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_2,
189 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_3,
190 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_4,
191 PCI_DEVICE_ID_INTEL_GLK_IGD,
192 PCI_DEVICE_ID_INTEL_GLK_IGD_EU12,
Lijian Zhao34745f62019-02-15 05:36:50 -0800193 PCI_DEVICE_ID_INTEL_WHL_GT1_ULT_1,
Krzysztof Sywulabf7ad372018-07-17 10:45:21 -0700194 PCI_DEVICE_ID_INTEL_WHL_GT2_ULT_1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530195 PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM,
Maxim Polyakov85954692019-09-23 16:08:41 +0300196 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_1,
197 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_2,
198 PCI_DEVICE_ID_INTEL_KBL_GT1_SSRVM,
199 PCI_DEVICE_ID_INTEL_KBL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530200 PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM,
201 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM,
202 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR,
Maxim Polyakov85954692019-09-23 16:08:41 +0300203 PCI_DEVICE_ID_INTEL_KBL_GT2_SSRVM,
204 PCI_DEVICE_ID_INTEL_KBL_GT2_SWSTM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530205 PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM,
V Sowmyaacc2a482018-01-23 15:27:23 +0530206 PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2,
Maxim Polyakov85954692019-09-23 16:08:41 +0300207 PCI_DEVICE_ID_INTEL_KBL_GT2F_SULTM,
208 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1,
209 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2,
210 PCI_DEVICE_ID_INTEL_KBL_GT4_SHALM,
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700211 PCI_DEVICE_ID_INTEL_AML_GT2_ULX,
Maxim Polyakov95636812019-09-20 22:06:57 +0300212 PCI_DEVICE_ID_INTEL_SKL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530213 PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM,
Maxim Polyakov46e68522019-02-25 10:46:18 +0300214 PCI_DEVICE_ID_INTEL_SKL_GT2_DT2P1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530215 PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM,
216 PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM,
217 PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM,
218 PCI_DEVICE_ID_INTEL_SKL_GT2_SWKSM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300219 PCI_DEVICE_ID_INTEL_SKL_GT3_SULTM,
220 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1,
221 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2,
222 PCI_DEVICE_ID_INTEL_SKL_GT3FE_SSRVM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530223 PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300224 PCI_DEVICE_ID_INTEL_SKL_GT4E_SWSTM,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800225 PCI_DEVICE_ID_INTEL_CFL_H_GT2,
Nico Huberff3c9642019-05-14 13:18:05 +0200226 PCI_DEVICE_ID_INTEL_CFL_H_XEON_GT2,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800227 PCI_DEVICE_ID_INTEL_CFL_S_GT2_1,
228 PCI_DEVICE_ID_INTEL_CFL_S_GT2_2,
229 PCI_DEVICE_ID_INTEL_CFL_S_GT2_3,
Felix Singerd298ffe2019-07-28 13:27:11 +0200230 PCI_DEVICE_ID_INTEL_CFL_S_GT2_4,
Christian Walter19b963c2019-12-09 15:07:13 +0100231 PCI_DEVICE_ID_INTEL_CFL_U_GT2,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530232 PCI_DEVICE_ID_INTEL_ICL_GT0_ULT,
233 PCI_DEVICE_ID_INTEL_ICL_GT0_5_ULT,
234 PCI_DEVICE_ID_INTEL_ICL_GT1_ULT,
235 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_0,
236 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_1,
237 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_1,
238 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_2,
239 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_2,
240 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_3,
241 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_3,
242 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_4,
243 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_4,
244 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_5,
245 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_5,
246 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_6,
247 PCI_DEVICE_ID_INTEL_ICL_GT3_ULT,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530248 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_1,
249 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_2,
250 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_1,
251 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_2,
252 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_3,
253 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_4,
Meera Ravindranath970f1a42019-08-27 16:16:56 +0530254 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_5,
255 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_6,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530256 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_3,
257 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_4,
258 PCI_DEVICE_ID_INTEL_CML_GT1_ULX_1,
259 PCI_DEVICE_ID_INTEL_CML_GT2_ULX_1,
260 PCI_DEVICE_ID_INTEL_CML_GT1_S_1,
261 PCI_DEVICE_ID_INTEL_CML_GT1_S_2,
262 PCI_DEVICE_ID_INTEL_CML_GT2_S_1,
263 PCI_DEVICE_ID_INTEL_CML_GT2_S_2,
264 PCI_DEVICE_ID_INTEL_CML_GT1_H_1,
265 PCI_DEVICE_ID_INTEL_CML_GT1_H_2,
266 PCI_DEVICE_ID_INTEL_CML_GT2_H_1,
267 PCI_DEVICE_ID_INTEL_CML_GT2_H_2,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800268 PCI_DEVICE_ID_INTEL_CML_GT2_S_G0,
269 PCI_DEVICE_ID_INTEL_CML_GT2_S_P0,
270 PCI_DEVICE_ID_INTEL_CML_GT2_H_R0,
271 PCI_DEVICE_ID_INTEL_CML_GT2_H_R1,
Subrata Banikae695752019-11-12 12:47:43 +0530272 PCI_DEVICE_ID_INTEL_TGL_GT0,
273 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT,
274 PCI_DEVICE_ID_INTEL_TGL_GT2_ULX,
275 PCI_DEVICE_ID_INTEL_TGL_GT3_ULT,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800276 PCI_DEVICE_ID_INTEL_EHL_GT1_1,
277 PCI_DEVICE_ID_INTEL_EHL_GT2_1,
278 PCI_DEVICE_ID_INTEL_EHL_GT1_2,
279 PCI_DEVICE_ID_INTEL_EHL_GT2_2,
280 PCI_DEVICE_ID_INTEL_EHL_GT1_3,
281 PCI_DEVICE_ID_INTEL_EHL_GT2_3,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530282 PCI_DEVICE_ID_INTEL_JSL_GT1,
283 PCI_DEVICE_ID_INTEL_JSL_GT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530284 0,
285};
286
287static const struct pci_driver graphics_driver __pci_driver = {
288 .ops = &graphics_ops,
289 .vendor = PCI_VENDOR_ID_INTEL,
290 .devices = pci_device_ids,
291};