blob: eac38f8f156f295dd1871701492cf94de8a0ae9e [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Subrata Banikfa7cc782017-11-27 18:23:36 +05302
Nico Huberdd274e22020-04-26 20:37:32 +02003#include <acpi/acpi.h>
John Zhaoeac84ca2018-08-13 09:45:37 -07004#include <assert.h>
Nico Huber826094f2020-04-26 19:24:00 +02005#include <bootmode.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05306#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02007#include <device/mmio.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +05308#include <device/pci.h>
9#include <device/pci_ids.h>
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070010#include <drivers/intel/gma/i915.h>
Nico Huber826094f2020-04-26 19:24:00 +020011#include <drivers/intel/gma/libgfxinit.h>
12#include <drivers/intel/gma/opregion.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053013#include <intelblocks/graphics.h>
Patrick Rudolph92106b12020-02-19 12:54:06 +010014#include <fsp/graphics.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053015#include <soc/pci_devs.h>
Nico Huberbd4af102020-04-26 20:43:42 +020016#include <types.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053017
18/* SoC Overrides */
Aaron Durbin64031672018-04-21 14:45:32 -060019__weak void graphics_soc_init(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053020{
21 /*
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +010022 * User needs to implement SoC override in case wishes
Subrata Banikfa7cc782017-11-27 18:23:36 +053023 * to perform certain specific graphics initialization
Subrata Banikfa7cc782017-11-27 18:23:36 +053024 */
Subrata Banikfa7cc782017-11-27 18:23:36 +053025}
26
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070027__weak const struct i915_gpu_controller_info *
Furquan Shaikhec3dafd2020-04-24 21:53:42 -070028intel_igd_get_controller_info(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070029{
30 return NULL;
31}
32
Nico Huber826094f2020-04-26 19:24:00 +020033static void gma_init(struct device *const dev)
34{
35 intel_gma_init_igd_opregion();
36
37 /* SoC specific configuration. */
38 graphics_soc_init(dev);
39
Nico Huberdd274e22020-04-26 20:37:32 +020040 if (CONFIG(SOC_INTEL_CONFIGURE_DDI_A_4_LANES) && !acpi_is_wakeup_s3()) {
41 const u32 ddi_buf_ctl = graphics_gtt_read(DDI_BUF_CTL_A);
42 /* Only program if the buffer is not enabled yet. */
43 if (!(ddi_buf_ctl & DDI_BUF_CTL_ENABLE))
44 graphics_gtt_write(DDI_BUF_CTL_A, ddi_buf_ctl | DDI_A_4_LANES);
45 }
46
Nico Huber826094f2020-04-26 19:24:00 +020047 /*
48 * GFX PEIM module inside FSP binary is taking care of graphics
49 * initialization based on RUN_FSP_GOP Kconfig option and input
Patrick Rudolph92106b12020-02-19 12:54:06 +010050 * VBT file. Need to report the framebuffer info after PCI enumeration.
Nico Huber826094f2020-04-26 19:24:00 +020051 *
52 * In case of non-FSP solution, SoC need to select another
53 * Kconfig to perform GFX initialization.
54 */
Patrick Rudolph92106b12020-02-19 12:54:06 +010055 if (CONFIG(RUN_FSP_GOP)) {
56 fsp_report_framebuffer_info(graphics_get_memory_base());
Nico Huber826094f2020-04-26 19:24:00 +020057 return;
Patrick Rudolph92106b12020-02-19 12:54:06 +010058 }
Nico Huber826094f2020-04-26 19:24:00 +020059
Nico Huberdd597622020-04-26 19:46:35 +020060 if (!CONFIG(NO_GFX_INIT))
61 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Nico Huber826094f2020-04-26 19:24:00 +020062
63 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
64 if (!acpi_is_wakeup_s3() && display_init_required()) {
65 int lightup_ok;
66 gma_gfxinit(&lightup_ok);
67 gfx_set_init_done(lightup_ok);
68 }
69 } else {
70 /* Initialize PCI device, load/execute BIOS Option ROM */
71 pci_dev_init(dev);
72 }
73}
74
Furquan Shaikh7536a392020-04-24 21:59:21 -070075static void gma_generate_ssdt(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070076{
77 const struct i915_gpu_controller_info *gfx = intel_igd_get_controller_info(device);
78
79 if (gfx)
80 drivers_intel_gma_displays_ssdt_generate(gfx);
81}
82
Subrata Banik64e66802019-06-13 22:11:46 +053083static int is_graphics_disabled(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053084{
Subrata Banikfa7cc782017-11-27 18:23:36 +053085 /* Check if Graphics PCI device is disabled */
John Zhaoeac84ca2018-08-13 09:45:37 -070086 if (!dev || !dev->enabled)
Subrata Banik64e66802019-06-13 22:11:46 +053087 return 1;
88
89 return 0;
90}
91
92static uintptr_t graphics_get_bar(struct device *dev, unsigned long index)
93{
94 struct resource *gm_res;
Subrata Banikfa7cc782017-11-27 18:23:36 +053095
96 gm_res = find_resource(dev, index);
97 if (!gm_res)
98 return 0;
99
100 return gm_res->base;
101}
102
103uintptr_t graphics_get_memory_base(void)
104{
Subrata Banik64e66802019-06-13 22:11:46 +0530105 uintptr_t memory_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300106 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530107
108 if (is_graphics_disabled(dev))
109 return 0;
Subrata Banikfa7cc782017-11-27 18:23:36 +0530110 /*
111 * GFX PCI config space offset 0x18 know as Graphics
112 * Memory Range Address (GMADR)
113 */
Subrata Banik64e66802019-06-13 22:11:46 +0530114 memory_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_2);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530115 if (!memory_base)
Keith Short15588b02019-05-09 11:40:34 -0600116 die_with_post_code(POST_HW_INIT_FAILURE,
117 "GMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530118
119 return memory_base;
120}
121
122static uintptr_t graphics_get_gtt_base(void)
123{
Subrata Banik64e66802019-06-13 22:11:46 +0530124 static uintptr_t gtt_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +0300125 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +0530126
127 if (is_graphics_disabled(dev))
128 die("IGD is disabled!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530129 /*
130 * GFX PCI config space offset 0x10 know as Graphics
131 * Translation Table Memory Mapped Range Address
132 * (GTTMMADR)
133 */
Subrata Banikfa7cc782017-11-27 18:23:36 +0530134 if (!gtt_base) {
Subrata Banik64e66802019-06-13 22:11:46 +0530135 gtt_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_0);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530136 if (!gtt_base)
Keith Short15588b02019-05-09 11:40:34 -0600137 die_with_post_code(POST_HW_INIT_FAILURE,
138 "GTTMMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530139 }
140 return gtt_base;
141}
142
143uint32_t graphics_gtt_read(unsigned long reg)
144{
145 return read32((void *)(graphics_get_gtt_base() + reg));
146}
147
148void graphics_gtt_write(unsigned long reg, uint32_t data)
149{
150 write32((void *)(graphics_get_gtt_base() + reg), data);
151}
152
153void graphics_gtt_rmw(unsigned long reg, uint32_t andmask, uint32_t ormask)
154{
155 uint32_t val = graphics_gtt_read(reg);
156 val &= andmask;
157 val |= ormask;
158 graphics_gtt_write(reg, val);
159}
160
161static const struct device_operations graphics_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200162 .read_resources = pci_dev_read_resources,
163 .set_resources = pci_dev_set_resources,
164 .enable_resources = pci_dev_enable_resources,
Nico Huber826094f2020-04-26 19:24:00 +0200165 .init = gma_init,
Nico Huber68680dd2020-03-31 17:34:52 +0200166 .ops_pci = &pci_dev_ops_pci,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700167#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200168 .acpi_fill_ssdt = gma_generate_ssdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700169#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200170 .scan_bus = scan_generic_bus,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530171};
172
173static const unsigned short pci_device_ids[] = {
174 PCI_DEVICE_ID_INTEL_APL_IGD_HD_505,
175 PCI_DEVICE_ID_INTEL_APL_IGD_HD_500,
176 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_1,
177 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_2,
178 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_3,
179 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_4,
180 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_1,
181 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_2,
182 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_3,
183 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_4,
184 PCI_DEVICE_ID_INTEL_GLK_IGD,
185 PCI_DEVICE_ID_INTEL_GLK_IGD_EU12,
Lijian Zhao34745f62019-02-15 05:36:50 -0800186 PCI_DEVICE_ID_INTEL_WHL_GT1_ULT_1,
Krzysztof Sywulabf7ad372018-07-17 10:45:21 -0700187 PCI_DEVICE_ID_INTEL_WHL_GT2_ULT_1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530188 PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM,
Maxim Polyakov85954692019-09-23 16:08:41 +0300189 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_1,
190 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_2,
191 PCI_DEVICE_ID_INTEL_KBL_GT1_SSRVM,
192 PCI_DEVICE_ID_INTEL_KBL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530193 PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM,
194 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM,
195 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR,
Maxim Polyakov85954692019-09-23 16:08:41 +0300196 PCI_DEVICE_ID_INTEL_KBL_GT2_SSRVM,
197 PCI_DEVICE_ID_INTEL_KBL_GT2_SWSTM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530198 PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM,
V Sowmyaacc2a482018-01-23 15:27:23 +0530199 PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2,
Maxim Polyakov85954692019-09-23 16:08:41 +0300200 PCI_DEVICE_ID_INTEL_KBL_GT2F_SULTM,
201 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1,
202 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2,
203 PCI_DEVICE_ID_INTEL_KBL_GT4_SHALM,
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700204 PCI_DEVICE_ID_INTEL_AML_GT2_ULX,
Maxim Polyakov95636812019-09-20 22:06:57 +0300205 PCI_DEVICE_ID_INTEL_SKL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530206 PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM,
Maxim Polyakov46e68522019-02-25 10:46:18 +0300207 PCI_DEVICE_ID_INTEL_SKL_GT2_DT2P1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530208 PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM,
209 PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM,
210 PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM,
211 PCI_DEVICE_ID_INTEL_SKL_GT2_SWKSM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300212 PCI_DEVICE_ID_INTEL_SKL_GT3_SULTM,
213 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1,
214 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2,
215 PCI_DEVICE_ID_INTEL_SKL_GT3FE_SSRVM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530216 PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300217 PCI_DEVICE_ID_INTEL_SKL_GT4E_SWSTM,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800218 PCI_DEVICE_ID_INTEL_CFL_H_GT2,
Nico Huberff3c9642019-05-14 13:18:05 +0200219 PCI_DEVICE_ID_INTEL_CFL_H_XEON_GT2,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800220 PCI_DEVICE_ID_INTEL_CFL_S_GT2_1,
221 PCI_DEVICE_ID_INTEL_CFL_S_GT2_2,
222 PCI_DEVICE_ID_INTEL_CFL_S_GT2_3,
Felix Singerd298ffe2019-07-28 13:27:11 +0200223 PCI_DEVICE_ID_INTEL_CFL_S_GT2_4,
Christian Walter19b963c2019-12-09 15:07:13 +0100224 PCI_DEVICE_ID_INTEL_CFL_U_GT2,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530225 PCI_DEVICE_ID_INTEL_ICL_GT0_ULT,
226 PCI_DEVICE_ID_INTEL_ICL_GT0_5_ULT,
227 PCI_DEVICE_ID_INTEL_ICL_GT1_ULT,
228 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_0,
229 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_1,
230 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_1,
231 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_2,
232 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_2,
233 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_3,
234 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_3,
235 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_4,
236 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_4,
237 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_5,
238 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_5,
239 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_6,
240 PCI_DEVICE_ID_INTEL_ICL_GT3_ULT,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530241 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_1,
242 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_2,
243 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_1,
244 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_2,
245 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_3,
246 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_4,
Meera Ravindranath970f1a42019-08-27 16:16:56 +0530247 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_5,
248 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_6,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530249 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_3,
250 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_4,
251 PCI_DEVICE_ID_INTEL_CML_GT1_ULX_1,
252 PCI_DEVICE_ID_INTEL_CML_GT2_ULX_1,
253 PCI_DEVICE_ID_INTEL_CML_GT1_S_1,
254 PCI_DEVICE_ID_INTEL_CML_GT1_S_2,
255 PCI_DEVICE_ID_INTEL_CML_GT2_S_1,
256 PCI_DEVICE_ID_INTEL_CML_GT2_S_2,
257 PCI_DEVICE_ID_INTEL_CML_GT1_H_1,
258 PCI_DEVICE_ID_INTEL_CML_GT1_H_2,
259 PCI_DEVICE_ID_INTEL_CML_GT2_H_1,
260 PCI_DEVICE_ID_INTEL_CML_GT2_H_2,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800261 PCI_DEVICE_ID_INTEL_CML_GT2_S_G0,
262 PCI_DEVICE_ID_INTEL_CML_GT2_S_P0,
263 PCI_DEVICE_ID_INTEL_CML_GT2_H_R0,
264 PCI_DEVICE_ID_INTEL_CML_GT2_H_R1,
Subrata Banikae695752019-11-12 12:47:43 +0530265 PCI_DEVICE_ID_INTEL_TGL_GT0,
266 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT,
267 PCI_DEVICE_ID_INTEL_TGL_GT2_ULX,
268 PCI_DEVICE_ID_INTEL_TGL_GT3_ULT,
Ravi Sarawadi049ab122020-07-06 22:04:14 -0700269 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT_1,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800270 PCI_DEVICE_ID_INTEL_EHL_GT1_1,
271 PCI_DEVICE_ID_INTEL_EHL_GT2_1,
272 PCI_DEVICE_ID_INTEL_EHL_GT1_2,
273 PCI_DEVICE_ID_INTEL_EHL_GT2_2,
274 PCI_DEVICE_ID_INTEL_EHL_GT1_3,
275 PCI_DEVICE_ID_INTEL_EHL_GT2_3,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530276 PCI_DEVICE_ID_INTEL_JSL_GT1,
277 PCI_DEVICE_ID_INTEL_JSL_GT2,
Krishna Prasad Bhat166d9302020-07-28 20:46:39 +0530278 PCI_DEVICE_ID_INTEL_JSL_GT3,
Krishna Prasad Bhat20f580b2020-09-17 19:42:39 +0530279 PCI_DEVICE_ID_INTEL_JSL_GT4,
Subrata Banikf672f7f2020-08-03 14:29:25 +0530280 PCI_DEVICE_ID_INTEL_ADL_GT0,
281 PCI_DEVICE_ID_INTEL_ADL_GT1,
282 PCI_DEVICE_ID_INTEL_ADL_GT1_1,
283 PCI_DEVICE_ID_INTEL_ADL_GT1_2,
284 PCI_DEVICE_ID_INTEL_ADL_GT1_3,
285 PCI_DEVICE_ID_INTEL_ADL_GT1_4,
286 PCI_DEVICE_ID_INTEL_ADL_GT1_5,
287 PCI_DEVICE_ID_INTEL_ADL_GT1_6,
288 PCI_DEVICE_ID_INTEL_ADL_GT1_7,
289 PCI_DEVICE_ID_INTEL_ADL_GT1_8,
290 PCI_DEVICE_ID_INTEL_ADL_GT1_9,
291 PCI_DEVICE_ID_INTEL_ADL_P_GT2,
292 PCI_DEVICE_ID_INTEL_ADL_S_GT1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530293 0,
294};
295
296static const struct pci_driver graphics_driver __pci_driver = {
297 .ops = &graphics_ops,
298 .vendor = PCI_VENDOR_ID_INTEL,
299 .devices = pci_device_ids,
300};