blob: 1e35d766af57df01a5d7d267ee11f8e762c7871f [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Marc Jones24484842017-05-04 21:17:45 -06002
Marshall Dawson68519222019-11-25 11:36:15 -07003config SOC_AMD_STONEYRIDGE
4 bool
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +03005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Felix Heldc07c7c92020-12-04 18:50:53 +01007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Aaron Durbin51e4c1a2018-01-24 17:42:51 -07008 select COLLECT_TIMESTAMPS_NO_TSC
Marc Jones9156cac2017-07-12 11:05:38 -06009 select GENERIC_GPIO_LIB
Aaron Durbin51e4c1a2018-01-24 17:42:51 -070010 select GENERIC_UDELAY
Angel Ponsb74975e2020-07-13 01:12:57 +020011 select HAVE_CF9_RESET
Felix Heldc07c7c92020-12-04 18:50:53 +010012 select HAVE_SMI_HANDLER
Marc Jones24484842017-05-04 21:17:45 -060013 select HAVE_USBDEBUG_OPTIONS
Martin Rothbcb610a2022-10-29 13:31:54 -060014 select NO_DDR5
15 select NO_DDR3
16 select NO_DDR2
17 select NO_LPDDR4
Marc Jones33eef132017-10-26 16:50:42 -060018 select PARALLEL_MP_AP_WORK
Marc Jones17e85ad2017-12-20 16:21:25 -070019 select RTC
Felix Heldc07c7c92020-12-04 18:50:53 +010020 select SOC_AMD_PI
21 select SOC_AMD_COMMON
22 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held0bc46842021-11-23 10:19:28 +010023 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Heldfc709fe2023-03-24 21:41:35 +010024 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Felix Heldc07c7c92020-12-04 18:50:53 +010025 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held31364242021-07-23 19:18:02 +020026 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_BIOSRAM
Felix Heldc07c7c92020-12-04 18:50:53 +010027 select SOC_AMD_COMMON_BLOCK_AOAC
28 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
29 select SOC_AMD_COMMON_BLOCK_CAR
Felix Held96fd62f2023-03-24 16:55:50 +010030 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM15H_16H
Felix Heldc07c7c92020-12-04 18:50:53 +010031 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070032 select SOC_AMD_COMMON_BLOCK_I2C
Felix Heldc07c7c92020-12-04 18:50:53 +010033 select SOC_AMD_COMMON_BLOCK_IOMMU
34 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020035 select SOC_AMD_COMMON_BLOCK_MCA
Felix Heldc07c7c92020-12-04 18:50:53 +010036 select SOC_AMD_COMMON_BLOCK_PCI
Felix Heldc0538d42021-04-13 19:56:10 +020037 select SOC_AMD_COMMON_BLOCK_PM
Felix Heldc07c7c92020-12-04 18:50:53 +010038 select SOC_AMD_COMMON_BLOCK_PSP_GEN1
Felix Heldc07c7c92020-12-04 18:50:53 +010039 select SOC_AMD_COMMON_BLOCK_SATA
40 select SOC_AMD_COMMON_BLOCK_SMBUS
41 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010042 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7d8c8322023-03-25 04:59:18 +010043 select SOC_AMD_COMMON_BLOCK_SMN
Felix Heldc07c7c92020-12-04 18:50:53 +010044 select SOC_AMD_COMMON_BLOCK_SPI
Felix Helda3391e52023-03-24 00:20:02 +010045 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held91ef9252021-01-12 23:44:05 +010046 select SOC_AMD_COMMON_BLOCK_UART
Felix Heldc07c7c92020-12-04 18:50:53 +010047 select SSE2
48 select TSC_SYNC_LFENCE
Martin Rothbcb610a2022-10-29 13:31:54 -060049 select USE_DDR4
Felix Heldc07c7c92020-12-04 18:50:53 +010050 select X86_AMD_FIXED_MTRRS
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010051 help
52 AMD support for SOCs in Family 15h Models 60h-6Fh and Models 70h-7Fh.
53
54if SOC_AMD_STONEYRIDGE
Marc Jones24484842017-05-04 21:17:45 -060055
Marshall Dawson12294d02019-11-25 07:21:18 -070056config AMD_APU_STONEYRIDGE
57 bool
58 help
59 AMD Stoney Ridge APU
60
Marshall Dawsone1988f52019-11-25 11:15:35 -070061config AMD_APU_PRAIRIEFALCON
62 bool
63 help
64 AMD Embedded Prairie Falcon APU
65
Marshall Dawson12294d02019-11-25 07:21:18 -070066config AMD_APU_MERLINFALCON
67 bool
68 help
Marshall Dawsone1988f52019-11-25 11:15:35 -070069 AMD Embedded Merlin Falcon APU
Marshall Dawson12294d02019-11-25 07:21:18 -070070
Marshall Dawson3ac0ab52019-11-24 19:03:56 -070071config AMD_APU_PKG_FP4
72 bool
73 help
74 AMD FP4 package
75
76config AMD_APU_PKG_FT4
77 bool
78 help
79 AMD FT4 package
80
81config AMD_SOC_PACKAGE
82 string
83 default "FP4" if AMD_APU_PKG_FP4
84 default "FT4" if AMD_APU_PKG_FT4
85
Felix Heldb68e2242022-10-12 18:44:06 +020086config CHIPSET_DEVICETREE
87 string
88 default "soc/amd/stoneyridge/chipset_cz.cb" if AMD_APU_MERLINFALCON
89 default "soc/amd/stoneyridge/chipset_st.cb" if AMD_APU_PRAIRIEFALCON
90 default "soc/amd/stoneyridge/chipset_st.cb" if AMD_APU_STONEYRIDGE
91
Marshall Dawsone7557de2017-06-09 16:35:14 -060092config VBOOT
Marshall Dawsone7557de2017-06-09 16:35:14 -060093 select VBOOT_STARTS_IN_BOOTBLOCK
Marc Jones4c887ea2018-04-25 16:43:18 -060094 select VBOOT_VBNV_CMOS
95 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Marshall Dawsone7557de2017-06-09 16:35:14 -060096
Marc Jones21cde8b2017-05-07 16:47:36 -060097# TODO: Sync these with definitions in PI vendorcode.
98# DCACHE_RAM_BASE must equal BSP_STACK_BASE_ADDR.
99# DCACHE_RAM_SIZE must equal BSP_STACK_SIZE.
100
101config DCACHE_RAM_BASE
102 hex
103 default 0x30000
104
105config DCACHE_RAM_SIZE
106 hex
107 default 0x10000
108
Marshall Dawson9df969a2017-07-25 18:46:46 -0600109config DCACHE_BSP_STACK_SIZE
Marshall Dawson9df969a2017-07-25 18:46:46 -0600110 hex
111 default 0x4000
112 help
113 The amount of anticipated stack usage in CAR by bootblock and
114 other stages.
115
Marshall Dawson7c3f1e72017-08-24 09:59:10 -0600116config PRERAM_CBMEM_CONSOLE_SIZE
117 hex
Marshall Dawson1df6bc62017-12-19 20:41:29 -0700118 default 0x1600
Marshall Dawson7c3f1e72017-08-24 09:59:10 -0600119 help
120 Increase this value if preram cbmem console is getting truncated
121
Marc Jones1587dc82017-05-15 18:55:11 -0600122config BOTTOMIO_POSITION
123 hex "Bottom of 32-bit IO space"
124 default 0xD0000000
125 help
126 If PCI peripherals with big BARs are connected to the system
127 the bottom of the IO must be decreased to allocate such
128 devices.
129
130 Declare the beginning of the 128MB-aligned MMIO region. This
131 option is useful when PCI peripherals requesting large address
132 ranges are present.
133
Shelley Chen4e9bb332021-10-20 15:43:45 -0700134config ECAM_MMCONF_BASE_ADDRESS
Marc Jones1587dc82017-05-15 18:55:11 -0600135 default 0xF8000000
136
Shelley Chen4e9bb332021-10-20 15:43:45 -0700137config ECAM_MMCONF_BUS_NUMBER
Marc Jones1587dc82017-05-15 18:55:11 -0600138 default 64
139
140config VGA_BIOS_ID
141 string
Felix Held0b03c082023-03-24 22:49:48 +0100142 default "1002,9870" if AMD_APU_MERLINFALCON
143 default "1002,98e0"
Marc Jones1587dc82017-05-15 18:55:11 -0600144 help
145 The default VGA BIOS PCI vendor/device ID should be set to the
146 result of the map_oprom_vendev() function in northbridge.c.
147
148config VGA_BIOS_FILE
149 string
Marshall Dawson7987c1c2019-11-25 08:29:28 -0700150 default "3rdparty/amd_blobs/stoneyridge/CarrizoGenericVbios.bin" if AMD_APU_MERLINFALCON
Marshall Dawsone1988f52019-11-25 11:15:35 -0700151 default "3rdparty/amd_blobs/stoneyridge/StoneyGenericVbios.bin" if AMD_APU_PRAIRIEFALCON
152 default "3rdparty/amd_blobs/stoneyridge/StoneyGenericVbios.bin" if AMD_APU_STONEYRIDGE
Marc Jones1587dc82017-05-15 18:55:11 -0600153
Marshall Dawson668dea02017-11-29 09:57:15 -0700154config S3_VGA_ROM_RUN
155 bool
156 default n
157
Marc Jones1587dc82017-05-15 18:55:11 -0600158config HEAP_SIZE
159 hex
160 default 0xc0000
161
Marc Jones24484842017-05-04 21:17:45 -0600162config EHCI_BAR
163 hex
164 default 0xfef00000
165
166config STONEYRIDGE_XHCI_ENABLE
167 bool "Enable Stoney Ridge XHCI Controller"
168 default y
169 help
170 The XHCI controller must be enabled and the XHCI firmware
171 must be added in order to have USB 3.0 support configured
172 by coreboot. The OS will be responsible for enabling the XHCI
Jonathan Neuschäfer45e6c822018-12-11 17:53:07 +0100173 controller if the XHCI firmware is available but the
Marc Jones24484842017-05-04 21:17:45 -0600174 XHCI controller is not enabled by coreboot.
175
176config STONEYRIDGE_XHCI_FWM
177 bool "Add xhci firmware"
178 default y
179 help
180 Add Stoney Ridge XHCI Firmware to support the onboard USB 3.0
181
Marc Jones24484842017-05-04 21:17:45 -0600182config STONEYRIDGE_GEC_FWM
183 bool
184 default n
185 help
186 Add Stoney Ridge GEC Firmware to support the onboard gigabit Ethernet MAC.
187 Must be connected to a Broadcom B50610 or B50610M PHY on the motherboard.
188
189config STONEYRIDGE_XHCI_FWM_FILE
190 string "XHCI firmware path and filename"
Marshall Dawson7987c1c2019-11-25 08:29:28 -0700191 default "3rdparty/amd_blobs/stoneyridge/xhci.bin"
Marc Jones24484842017-05-04 21:17:45 -0600192 depends on STONEYRIDGE_XHCI_FWM
193
Marc Jones24484842017-05-04 21:17:45 -0600194config STONEYRIDGE_GEC_FWM_FILE
195 string "GEC firmware path and filename"
196 depends on STONEYRIDGE_GEC_FWM
197
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800198config AMDFW_CONFIG_FILE
199 string
200 string "AMD PSP Firmware config file"
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800201 default "src/soc/amd/stoneyridge/fw_cz.cfg" if AMD_APU_MERLINFALCON
202 default "src/soc/amd/stoneyridge/fw_st.cfg" if AMD_APU_PRAIRIEFALCON
203 default "src/soc/amd/stoneyridge/fw_st.cfg" if AMD_APU_STONEYRIDGE
Marc Jones24484842017-05-04 21:17:45 -0600204
205config STONEYRIDGE_SATA_MODE
206 int "SATA Mode"
207 default 0
208 range 0 6
209 help
210 Select the mode in which SATA should be driven.
211 The default is NATIVE.
212 0: NATIVE mode does not require a ROM.
213 2: AHCI may work with or without AHCI ROM. It depends on the payload support.
214 For example, seabios does not require the AHCI ROM.
215 3: LEGACY IDE
216 4: IDE to AHCI
217 5: AHCI7804: ROM Required, and AMD driver required in the OS.
218 6: IDE to AHCI7804: ROM Required, and AMD driver required in the OS.
219
220comment "NATIVE"
221 depends on STONEYRIDGE_SATA_MODE = 0
222
223comment "AHCI"
224 depends on STONEYRIDGE_SATA_MODE = 2
225
226comment "LEGACY IDE"
227 depends on STONEYRIDGE_SATA_MODE = 3
228
229comment "IDE to AHCI"
230 depends on STONEYRIDGE_SATA_MODE = 4
231
232comment "AHCI7804"
233 depends on STONEYRIDGE_SATA_MODE = 5
234
235comment "IDE to AHCI7804"
236 depends on STONEYRIDGE_SATA_MODE = 6
237
Marc Jones24484842017-05-04 21:17:45 -0600238config STONEYRIDGE_LEGACY_FREE
239 bool "System is legacy free"
240 help
241 Select y if there is no keyboard controller in the system.
242 This sets variables in AGESA and ACPI.
243
Marc Jones24484842017-05-04 21:17:45 -0600244config SERIRQ_CONTINUOUS_MODE
245 bool
246 default n
247 help
248 Set this option to y for serial IRQ in continuous mode.
249 Otherwise it is in quiet mode.
250
Arthur Heymansb5e72b62018-01-02 23:41:24 +0100251config CONSOLE_UART_BASE_ADDRESS
252 depends on CONSOLE_SERIAL
253 hex
254 default 0xfedc6000
255
Marshall Dawsonc6ef9db2017-05-14 14:16:56 -0600256config SMM_TSEG_SIZE
257 hex
Felix Helde22eef72021-02-10 22:22:07 +0100258 default 0x800000 if HAVE_SMI_HANDLER
Marshall Dawsonc6ef9db2017-05-14 14:16:56 -0600259 default 0x0
260
Marshall Dawsonb6172112017-09-13 17:47:31 -0600261config SMM_RESERVED_SIZE
262 hex
Marshall Dawsonfceac7e2018-05-18 14:40:53 -0600263 default 0x150000
Marshall Dawsonb6172112017-09-13 17:47:31 -0600264
Raul E Rangel846b4942018-06-12 10:43:09 -0600265config SMM_MODULE_STACK_SIZE
266 hex
267 default 0x800
268
Marc Jonese013df92017-08-23 16:28:02 -0600269config ACPI_CPU_STRING
270 string
Felix Held3cf05b52023-05-15 19:16:22 +0200271 default "P%03X"
Marc Jonese013df92017-08-23 16:28:02 -0600272
Felix Heldfc709fe2023-03-24 21:41:35 +0100273config ACPI_SSDT_PSD_INDEPENDENT
274 default n
275
Marshall Dawson9a32c412018-09-04 13:29:12 -0600276config ACPI_BERT
277 bool "Build ACPI BERT Table"
278 default y
279 depends on HAVE_ACPI_TABLES
280 help
281 Report Machine Check errors identified in POST to the OS in an
282 ACPI Boot Error Record Table. This option reserves an 8MB region
283 for building the error structures.
284
Marshall Dawson25eb2bc2019-03-14 12:42:46 -0600285config USE_PSPSECUREOS
Martin Rothb617e322017-09-07 13:23:55 -0600286 bool "Include PSP SecureOS blobs in AMD firmware"
287 default y
288 help
289 Include the PspSecureOs, PspTrustlet and TrustletKey binaries
290 in the amdfw section.
291
292 If unsure, answer 'y'
293
Richard Spiegel1bc578a2019-06-18 18:19:47 -0700294config SOC_AMD_PSP_SELECTABLE_SMU_FW
295 bool
Marshall Dawson12294d02019-11-25 07:21:18 -0700296 default y if AMD_APU_STONEYRIDGE
Richard Spiegel1bc578a2019-06-18 18:19:47 -0700297 help
298 Some ST implementations allow storing SMU firmware into cbfs and
299 calling the PSP to load the blobs at the proper time.
300
301 Merlin Falcon does not support it. If you are using 00670F00 SOC,
302 ask your AMD representative if it supports it or not.
303
Marshall Dawson5f0520a2017-10-30 16:11:45 -0600304config SOC_AMD_SMU_FANLESS
305 bool
306 depends on SOC_AMD_PSP_SELECTABLE_SMU_FW
307 default n if SOC_AMD_SMU_NOTFANLESS
308 default y
309
310config SOC_AMD_SMU_FANNED
311 bool
312 depends on SOC_AMD_PSP_SELECTABLE_SMU_FW
313 default n
314 select SOC_AMD_SMU_NOTFANLESS
315
316config SOC_AMD_SMU_NOTFANLESS # helper symbol - do not use
317 bool
318 depends on SOC_AMD_PSP_SELECTABLE_SMU_FW
319
Martin Roth30f9b952017-10-03 15:54:45 -0600320config AMDFW_OUTSIDE_CBFS
321 bool "The AMD firmware is outside CBFS"
322 default n
323 help
324 The AMDFW (PSP) is typically locatable in cbfs. Select this
325 option to manually attach the generated amdfw.rom outside of
326 cbfs. The location is selected by the FWM position.
327
Martin Roth6d8ef242017-09-08 14:39:35 -0600328config AMD_FWM_POSITION_INDEX
329 int "Firmware Directory Table location (0 to 5)"
330 range 0 5
331 default 0 if BOARD_ROMSIZE_KB_512
332 default 1 if BOARD_ROMSIZE_KB_1024
333 default 2 if BOARD_ROMSIZE_KB_2048
334 default 3 if BOARD_ROMSIZE_KB_4096
335 default 4 if BOARD_ROMSIZE_KB_8192
336 default 5 if BOARD_ROMSIZE_KB_16384
337 help
338 Typically this is calculated by the ROM size, but there may
339 be situations where you want to put the firmware directory
340 table in a different location.
341 0: 512 KB - 0xFFFA0000
342 1: 1 MB - 0xFFF20000
343 2: 2 MB - 0xFFE20000
344 3: 4 MB - 0xFFC20000
345 4: 8 MB - 0xFF820000
346 5: 16 MB - 0xFF020000
347
348comment "AMD Firmware Directory Table set to location for 512KB ROM"
349 depends on AMD_FWM_POSITION_INDEX = 0
350comment "AMD Firmware Directory Table set to location for 1MB ROM"
351 depends on AMD_FWM_POSITION_INDEX = 1
352comment "AMD Firmware Directory Table set to location for 2MB ROM"
353 depends on AMD_FWM_POSITION_INDEX = 2
354comment "AMD Firmware Directory Table set to location for 4MB ROM"
355 depends on AMD_FWM_POSITION_INDEX = 3
356comment "AMD Firmware Directory Table set to location for 8MB ROM"
357 depends on AMD_FWM_POSITION_INDEX = 4
358comment "AMD Firmware Directory Table set to location for 16MB ROM"
359 depends on AMD_FWM_POSITION_INDEX = 5
360
Marc Jones17431ab2017-11-16 15:26:00 -0700361config DIMM_SPD_SIZE
Marc Jones17431ab2017-11-16 15:26:00 -0700362 default 512 # DDR4
363
Marc Jones578a79d2017-12-06 16:27:04 -0700364config RO_REGION_ONLY
365 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500366 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marc Jones578a79d2017-12-06 16:27:04 -0700367 default "apu/amdfw"
368
Chris Ching6fc39d42017-12-20 16:06:03 -0700369config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
370 int
371 default 133
372
Felix Held27b295b2021-03-25 01:20:41 +0100373config DISABLE_KEYBOARD_RESET_PIN
374 bool
375 help
376 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
377 signal. When this pin is used as GPIO and the keyboard reset
378 functionality isn't disabled, configuring it as an output and driving
379 it as 0 will cause a reset.
380
Arthur Heymansdd7ec092022-05-23 16:06:06 +0200381config ACPI_BERT_SIZE
382 hex
383 default 0x100000 if ACPI_BERT
384 default 0x0
385 help
386 Specify the amount of DRAM reserved for gathering the data used to
387 generate the ACPI table.
388
Marshall Dawson68519222019-11-25 11:36:15 -0700389endif # SOC_AMD_STONEYRIDGE