blob: 0196e6d3133b2d2a5106d41d0e6f697edac7190c [file] [log] [blame]
Elyes HAOUASf7b2fe62020-05-07 12:38:15 +02001# SPDX-License-Identifier: GPL-2.0-or-later
Jonathan Zhang8f895492020-01-16 11:16:45 -08002
Andrey Petrov662da6c2020-03-16 22:46:57 -07003source "src/soc/intel/xeon_sp/skx/Kconfig"
Andrey Petrov2e410752020-03-20 12:08:32 -07004source "src/soc/intel/xeon_sp/cpx/Kconfig"
Rocky Phagurad4db36e2021-04-03 08:49:32 -07005source "src/soc/intel/xeon_sp/ras/Kconfig"
Andrey Petrov662da6c2020-03-16 22:46:57 -07006
7config XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -08008 bool
Andrey Petrov662da6c2020-03-16 22:46:57 -07009
10config SOC_INTEL_SKYLAKE_SP
11 bool
12 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070013 select PLATFORM_USES_FSP2_0
Johnny Lin337f8a12023-01-16 11:42:35 +080014 select NO_FSP_TEMP_RAM_EXIT
Jonathan Zhang8f895492020-01-16 11:16:45 -080015 help
Andrey Petrov662da6c2020-03-16 22:46:57 -070016 Intel Skylake-SP support
Jonathan Zhang8f895492020-01-16 11:16:45 -080017
Andrey Petrov2e410752020-03-20 12:08:32 -070018config SOC_INTEL_COOPERLAKE_SP
19 bool
20 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070021 select PLATFORM_USES_FSP2_2
Elyes HAOUAS86ea2512020-08-18 21:12:37 +020022 select CACHE_MRC_SETTINGS
Johnny Lin337f8a12023-01-16 11:42:35 +080023 select NO_FSP_TEMP_RAM_EXIT
Andrey Petrov2e410752020-03-20 12:08:32 -070024 help
Paul Menzel55542262021-11-09 08:09:40 +010025 Intel Cooper Lake-SP support
Andrey Petrov2e410752020-03-20 12:08:32 -070026
Andrey Petrov662da6c2020-03-16 22:46:57 -070027if XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -080028
Andrey Petrov662da6c2020-03-16 22:46:57 -070029config CPU_SPECIFIC_OPTIONS
Jonathan Zhang8f895492020-01-16 11:16:45 -080030 def_bool y
Subrata Banik34f26b22022-02-10 12:38:02 +053031 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020032 select ARCH_X86
Jonathan Zhang8f895492020-01-16 11:16:45 -080033 select BOOT_DEVICE_SUPPORTS_WRITES
Angel Ponseeb47052020-09-02 15:29:49 +020034 select CPU_INTEL_COMMON
Subrata Banik34f26b22022-02-10 12:38:02 +053035 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
36 select FSP_CAR
37 select FSP_M_XIP
Jonathan Zhang8f895492020-01-16 11:16:45 -080038 select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS
39 select FSP_T_XIP
Subrata Banik34f26b22022-02-10 12:38:02 +053040 select HAVE_SMI_HANDLER
41 select INTEL_CAR_NEM # For postcar only now
42 select INTEL_DESCRIPTOR_MODE_CAPABLE
Marc Jones64c62232021-04-06 14:09:30 -060043 select PARALLEL_MP_AP_WORK
Marc Jones81ef9c22021-01-21 10:53:47 -070044 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik34f26b22022-02-10 12:38:02 +053045 select POSTCAR_STAGE
46 select REG_SCRIPT
47 select SMM_TSEG
48 select SOC_INTEL_COMMON
49 select SOC_INTEL_COMMON_RESET
Jonathan Zhang8f895492020-01-16 11:16:45 -080050 select SOC_INTEL_COMMON_BLOCK
Johnny Lin6b1e7dd2022-01-24 15:18:57 +080051 select SOC_INTEL_COMMON_BLOCK_ACPI
Jonathan Zhang8f895492020-01-16 11:16:45 -080052 select SOC_INTEL_COMMON_BLOCK_CPU
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030053 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030054 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
Arthur Heymansf4f332d2020-11-19 14:23:46 +010055 select SOC_INTEL_COMMON_BLOCK_PMC_DISCOVERABLE
Rocky Phagura17a798b2020-10-08 13:32:41 -070056 select SOC_INTEL_COMMON_BLOCK_SMM
Johnny Lin6b1e7dd2022-01-24 15:18:57 +080057 select SOC_INTEL_COMMON_BLOCK_TCO
Marc Jones81ef9c22021-01-21 10:53:47 -070058 select SOC_INTEL_COMMON_PCH_SERVER
Subrata Banik34f26b22022-02-10 12:38:02 +053059 select SUPPORT_CPU_UCODE_IN_CBFS
Jonathan Zhang8f895492020-01-16 11:16:45 -080060 select TSC_MONOTONIC_TIMER
Johnny Lina70ebdf2021-01-29 13:20:14 +080061 select TPM_STARTUP_IGNORE_POSTINIT if INTEL_TXT
Jonathan Zhang8f895492020-01-16 11:16:45 -080062 select UDELAY_TSC
Subrata Banik34f26b22022-02-10 12:38:02 +053063 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
64 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
65 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Jonathan Zhang8f895492020-01-16 11:16:45 -080066
67config MAINBOARD_USES_FSP2_0
68 bool
69 default y
70
71config USE_FSP2_0_DRIVER
72 def_bool y
73 depends on MAINBOARD_USES_FSP2_0
74 select PLATFORM_USES_FSP2_0
Jonathan Zhang951a4092020-06-09 18:01:32 -070075 select UDK_202005_BINDING
Jonathan Zhang8f895492020-01-16 11:16:45 -080076 select POSTCAR_STAGE
77
Jonathan Zhang8f895492020-01-16 11:16:45 -080078config MAX_SOCKET
79 int
80 default 2
81
Subrata Banik526cc3e2022-01-31 21:55:51 +053082config MAX_HECI_DEVICES
83 int
84 default 5
85
Jonathan Zhang8f895492020-01-16 11:16:45 -080086# For 2S config, the number of cpus could be as high as
87# 2 threads * 20 cores * 2 sockets
88config MAX_CPUS
89 int
90 default 80
91
Arthur Heymans83a55932021-03-25 15:59:49 +010092config INTEL_ACPI_BASE_ADDRESS
93 hex
94 default 0x500
95 help
96 IO Address of ACPI.
97
98config INTEL_PCH_PWRM_BASE_ADDRESS
99 hex
100 default 0xfe000000
101 help
102 PCH PWRM Base address.
103
Jonathan Zhang8f895492020-01-16 11:16:45 -0800104config PCR_BASE_ADDRESS
105 hex
106 default 0xfd000000
107 help
108 This option allows you to select MMIO Base Address of sideband bus.
109
Jonathan Zhang8f895492020-01-16 11:16:45 -0800110config DCACHE_BSP_STACK_SIZE
111 hex
112 default 0x10000
113
Shelley Chen4e9bb332021-10-20 15:43:45 -0700114config ECAM_MMCONF_BASE_ADDRESS
Jonathan Zhang8f895492020-01-16 11:16:45 -0800115 default 0x80000000
116
Shelley Chen4e9bb332021-10-20 15:43:45 -0700117config ECAM_MMCONF_BUS_NUMBER
Kyösti Mälkki06c761c2021-02-14 14:06:38 +0200118 default 256
119
Jonathan Zhang8f895492020-01-16 11:16:45 -0800120config HEAP_SIZE
121 hex
122 default 0x80000
123
Tim Chua231d2c2022-12-13 10:50:10 +0000124config HPET_MIN_TICKS
125 hex
126 default 0x80
127
Rocky Phagurad4db36e2021-04-03 08:49:32 -0700128config SOC_INTEL_XEON_RAS
129 bool
130 select SOC_ACPI_HEST
131 select SOC_RAS_ELOG
132
Jonathan Zhang8f895492020-01-16 11:16:45 -0800133endif ## SOC_INTEL_XEON_SP