blob: ea38dfda0191be4ac8da06803289bbeca4d5bc1d [file] [log] [blame]
Elyes HAOUASf7b2fe62020-05-07 12:38:15 +02001# SPDX-License-Identifier: GPL-2.0-or-later
Jonathan Zhang8f895492020-01-16 11:16:45 -08002
Andrey Petrov662da6c2020-03-16 22:46:57 -07003source "src/soc/intel/xeon_sp/skx/Kconfig"
Andrey Petrov2e410752020-03-20 12:08:32 -07004source "src/soc/intel/xeon_sp/cpx/Kconfig"
Andrey Petrov662da6c2020-03-16 22:46:57 -07005
6config XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -08007 bool
Andrey Petrov662da6c2020-03-16 22:46:57 -07008
9config SOC_INTEL_SKYLAKE_SP
10 bool
11 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070012 select PLATFORM_USES_FSP2_0
Jonathan Zhang8f895492020-01-16 11:16:45 -080013 help
Andrey Petrov662da6c2020-03-16 22:46:57 -070014 Intel Skylake-SP support
Jonathan Zhang8f895492020-01-16 11:16:45 -080015
Andrey Petrov2e410752020-03-20 12:08:32 -070016config SOC_INTEL_COOPERLAKE_SP
17 bool
18 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070019 select PLATFORM_USES_FSP2_2
Elyes HAOUAS86ea2512020-08-18 21:12:37 +020020 select CACHE_MRC_SETTINGS
Andrey Petrov2e410752020-03-20 12:08:32 -070021 help
22 Intel Cooperlake-SP support
23
Andrey Petrov662da6c2020-03-16 22:46:57 -070024if XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -080025
Andrey Petrov662da6c2020-03-16 22:46:57 -070026config CPU_SPECIFIC_OPTIONS
Jonathan Zhang8f895492020-01-16 11:16:45 -080027 def_bool y
Angel Ponsa32df262020-09-25 10:20:11 +020028 select ARCH_ALL_STAGES_X86_32
Jonathan Zhang8f895492020-01-16 11:16:45 -080029 select BOOT_DEVICE_SUPPORTS_WRITES
Angel Ponseeb47052020-09-02 15:29:49 +020030 select CPU_INTEL_COMMON
Jonathan Zhang8f895492020-01-16 11:16:45 -080031 select SOC_INTEL_COMMON
32 select SOC_INTEL_COMMON_RESET
Jonathan Zhang8f895492020-01-16 11:16:45 -080033 select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS
34 select FSP_T_XIP
35 select FSP_M_XIP
Jonathan Zhang8f895492020-01-16 11:16:45 -080036 select POSTCAR_STAGE
37 select IOAPIC
38 select PARALLEL_MP
Kyösti Mälkkic3c55212020-06-17 10:34:26 +030039 select ACPI_NO_SMI_GNVS
Jonathan Zhang8f895492020-01-16 11:16:45 -080040 select INTEL_DESCRIPTOR_MODE_CAPABLE
Jonathan Zhang8f895492020-01-16 11:16:45 -080041 select SOC_INTEL_COMMON_BLOCK
42 select SOC_INTEL_COMMON_BLOCK_CPU
43 select SOC_INTEL_COMMON_BLOCK_TIMER
44 select SOC_INTEL_COMMON_BLOCK_LPC
45 select SOC_INTEL_COMMON_BLOCK_RTC
46 select SOC_INTEL_COMMON_BLOCK_SPI
47 select SOC_INTEL_COMMON_BLOCK_FAST_SPI
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030048 select SOC_INTEL_COMMON_BLOCK_GPIO
49 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030050 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
Jonathan Zhang8f895492020-01-16 11:16:45 -080051 select SOC_INTEL_COMMON_BLOCK_PCR
Arthur Heymans695dd292020-11-12 21:05:09 +010052 select SOC_INTEL_COMMON_BLOCK_P2SB
Arthur Heymansf4f332d2020-11-19 14:23:46 +010053 select SOC_INTEL_COMMON_BLOCK_PMC
54 select SOC_INTEL_COMMON_BLOCK_PMC_DISCOVERABLE
Jonathan Zhang8f895492020-01-16 11:16:45 -080055 select TSC_MONOTONIC_TIMER
56 select UDELAY_TSC
57 select SUPPORT_CPU_UCODE_IN_CBFS
Nico Huber0266be02020-03-08 18:36:00 +010058 select MICROCODE_BLOB_NOT_HOOKED_UP
Jonathan Zhang8f895492020-01-16 11:16:45 -080059 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Andrey Petrov662da6c2020-03-16 22:46:57 -070060 select FSP_CAR
Arthur Heymans14102242020-10-22 14:13:14 +020061 select NO_SMM
Arthur Heymansf4f332d2020-11-19 14:23:46 +010062 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
63 select REG_SCRIPT
Jonathan Zhang8f895492020-01-16 11:16:45 -080064
65config MAINBOARD_USES_FSP2_0
66 bool
67 default y
68
69config USE_FSP2_0_DRIVER
70 def_bool y
71 depends on MAINBOARD_USES_FSP2_0
72 select PLATFORM_USES_FSP2_0
Jonathan Zhang951a4092020-06-09 18:01:32 -070073 select UDK_202005_BINDING
Jonathan Zhang8f895492020-01-16 11:16:45 -080074 select POSTCAR_STAGE
75
Jonathan Zhang8f895492020-01-16 11:16:45 -080076config MAX_SOCKET
77 int
78 default 2
79
80# For 2S config, the number of cpus could be as high as
81# 2 threads * 20 cores * 2 sockets
82config MAX_CPUS
83 int
84 default 80
85
86config PCR_BASE_ADDRESS
87 hex
88 default 0xfd000000
89 help
90 This option allows you to select MMIO Base Address of sideband bus.
91
Jonathan Zhang8f895492020-01-16 11:16:45 -080092config DCACHE_BSP_STACK_SIZE
93 hex
94 default 0x10000
95
96config MMCONF_BASE_ADDRESS
97 hex
98 default 0x80000000
99
Jonathan Zhang8f895492020-01-16 11:16:45 -0800100config C_ENV_BOOTBLOCK_SIZE
101 hex
102 default 0xC000
103
104config HEAP_SIZE
105 hex
106 default 0x80000
107
Jonathan Zhang8f895492020-01-16 11:16:45 -0800108endif ## SOC_INTEL_XEON_SP