blob: 44028bead577f9af0c8e3ee2b1d0cf567e978e7c [file] [log] [blame]
Elyes HAOUASf7b2fe62020-05-07 12:38:15 +02001# SPDX-License-Identifier: GPL-2.0-or-later
Jonathan Zhang8f895492020-01-16 11:16:45 -08002
Andrey Petrov662da6c2020-03-16 22:46:57 -07003source "src/soc/intel/xeon_sp/skx/Kconfig"
Andrey Petrov2e410752020-03-20 12:08:32 -07004source "src/soc/intel/xeon_sp/cpx/Kconfig"
Andrey Petrov662da6c2020-03-16 22:46:57 -07005
6config XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -08007 bool
Andrey Petrov662da6c2020-03-16 22:46:57 -07008
9config SOC_INTEL_SKYLAKE_SP
10 bool
11 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070012 select PLATFORM_USES_FSP2_0
Jonathan Zhang8f895492020-01-16 11:16:45 -080013 help
Andrey Petrov662da6c2020-03-16 22:46:57 -070014 Intel Skylake-SP support
Jonathan Zhang8f895492020-01-16 11:16:45 -080015
Andrey Petrov2e410752020-03-20 12:08:32 -070016config SOC_INTEL_COOPERLAKE_SP
17 bool
18 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070019 select PLATFORM_USES_FSP2_2
Elyes HAOUAS86ea2512020-08-18 21:12:37 +020020 select CACHE_MRC_SETTINGS
Andrey Petrov2e410752020-03-20 12:08:32 -070021 help
22 Intel Cooperlake-SP support
23
Andrey Petrov662da6c2020-03-16 22:46:57 -070024if XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -080025
Andrey Petrov662da6c2020-03-16 22:46:57 -070026config CPU_SPECIFIC_OPTIONS
Jonathan Zhang8f895492020-01-16 11:16:45 -080027 def_bool y
Angel Ponsa32df262020-09-25 10:20:11 +020028 select ARCH_ALL_STAGES_X86_32
Jonathan Zhang8f895492020-01-16 11:16:45 -080029 select BOOT_DEVICE_SUPPORTS_WRITES
Angel Ponseeb47052020-09-02 15:29:49 +020030 select CPU_INTEL_COMMON
Jonathan Zhang8f895492020-01-16 11:16:45 -080031 select SOC_INTEL_COMMON
32 select SOC_INTEL_COMMON_RESET
Jonathan Zhang8f895492020-01-16 11:16:45 -080033 select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS
34 select FSP_T_XIP
35 select FSP_M_XIP
Jonathan Zhang8f895492020-01-16 11:16:45 -080036 select POSTCAR_STAGE
37 select IOAPIC
38 select PARALLEL_MP
Marc Jones81ef9c22021-01-21 10:53:47 -070039 select PMC_GLOBAL_RESET_ENABLE_LOCK
Jonathan Zhang8f895492020-01-16 11:16:45 -080040 select INTEL_DESCRIPTOR_MODE_CAPABLE
Jonathan Zhang8f895492020-01-16 11:16:45 -080041 select SOC_INTEL_COMMON_BLOCK
42 select SOC_INTEL_COMMON_BLOCK_CPU
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030043 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030044 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
Arthur Heymansf4f332d2020-11-19 14:23:46 +010045 select SOC_INTEL_COMMON_BLOCK_PMC_DISCOVERABLE
Rocky Phagura17a798b2020-10-08 13:32:41 -070046 select SOC_INTEL_COMMON_BLOCK_SMM
Marc Jones63e2a842020-12-02 11:33:02 -070047 select SOC_INTEL_COMMON_BLOCK_ACPI
Marc Jones81ef9c22021-01-21 10:53:47 -070048 select SOC_INTEL_COMMON_PCH_BASE
49 select SOC_INTEL_COMMON_PCH_SERVER
Jonathan Zhang8f895492020-01-16 11:16:45 -080050 select TSC_MONOTONIC_TIMER
Johnny Lina70ebdf2021-01-29 13:20:14 +080051 select TPM_STARTUP_IGNORE_POSTINIT if INTEL_TXT
Jonathan Zhang8f895492020-01-16 11:16:45 -080052 select UDELAY_TSC
53 select SUPPORT_CPU_UCODE_IN_CBFS
54 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Andrey Petrov662da6c2020-03-16 22:46:57 -070055 select FSP_CAR
Arthur Heymansf4f332d2020-11-19 14:23:46 +010056 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Rocky Phagura17a798b2020-10-08 13:32:41 -070057 select SMM_TSEG
58 select HAVE_SMI_HANDLER
59 select X86_SMM_LOADER_VERSION2
Arthur Heymansf4f332d2020-11-19 14:23:46 +010060 select REG_SCRIPT
Arthur Heymans129ed0a2020-12-08 13:21:49 +010061 select NO_FSP_TEMP_RAM_EXIT
62 select INTEL_CAR_NEM # For postcar only now
Jonathan Zhang8f895492020-01-16 11:16:45 -080063
64config MAINBOARD_USES_FSP2_0
65 bool
66 default y
67
68config USE_FSP2_0_DRIVER
69 def_bool y
70 depends on MAINBOARD_USES_FSP2_0
71 select PLATFORM_USES_FSP2_0
Jonathan Zhang951a4092020-06-09 18:01:32 -070072 select UDK_202005_BINDING
Jonathan Zhang8f895492020-01-16 11:16:45 -080073 select POSTCAR_STAGE
74
Jonathan Zhang8f895492020-01-16 11:16:45 -080075config MAX_SOCKET
76 int
77 default 2
78
79# For 2S config, the number of cpus could be as high as
80# 2 threads * 20 cores * 2 sockets
81config MAX_CPUS
82 int
83 default 80
84
85config PCR_BASE_ADDRESS
86 hex
87 default 0xfd000000
88 help
89 This option allows you to select MMIO Base Address of sideband bus.
90
Jonathan Zhang8f895492020-01-16 11:16:45 -080091config DCACHE_BSP_STACK_SIZE
92 hex
93 default 0x10000
94
95config MMCONF_BASE_ADDRESS
Jonathan Zhang8f895492020-01-16 11:16:45 -080096 default 0x80000000
97
Kyösti Mälkki06c761c2021-02-14 14:06:38 +020098config MMCONF_BUS_NUMBER
99 default 256
100
Jonathan Zhang8f895492020-01-16 11:16:45 -0800101config HEAP_SIZE
102 hex
103 default 0x80000
104
Jonathan Zhang8f895492020-01-16 11:16:45 -0800105endif ## SOC_INTEL_XEON_SP