blob: 16864796bb4635a0001880c69abda3ddbc9f1dc2 [file] [log] [blame]
Elyes HAOUASf7b2fe62020-05-07 12:38:15 +02001# SPDX-License-Identifier: GPL-2.0-or-later
Jonathan Zhang8f895492020-01-16 11:16:45 -08002
Andrey Petrov662da6c2020-03-16 22:46:57 -07003source "src/soc/intel/xeon_sp/skx/Kconfig"
Andrey Petrov2e410752020-03-20 12:08:32 -07004source "src/soc/intel/xeon_sp/cpx/Kconfig"
Rocky Phagurad4db36e2021-04-03 08:49:32 -07005source "src/soc/intel/xeon_sp/ras/Kconfig"
Andrey Petrov662da6c2020-03-16 22:46:57 -07006
7config XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -08008 bool
Andrey Petrov662da6c2020-03-16 22:46:57 -07009
10config SOC_INTEL_SKYLAKE_SP
11 bool
12 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070013 select PLATFORM_USES_FSP2_0
Jonathan Zhang8f895492020-01-16 11:16:45 -080014 help
Andrey Petrov662da6c2020-03-16 22:46:57 -070015 Intel Skylake-SP support
Jonathan Zhang8f895492020-01-16 11:16:45 -080016
Andrey Petrov2e410752020-03-20 12:08:32 -070017config SOC_INTEL_COOPERLAKE_SP
18 bool
19 select XEON_SP_COMMON_BASE
Jonathan Zhangd4efb332020-07-22 12:39:40 -070020 select PLATFORM_USES_FSP2_2
Elyes HAOUAS86ea2512020-08-18 21:12:37 +020021 select CACHE_MRC_SETTINGS
Andrey Petrov2e410752020-03-20 12:08:32 -070022 help
Paul Menzel55542262021-11-09 08:09:40 +010023 Intel Cooper Lake-SP support
Andrey Petrov2e410752020-03-20 12:08:32 -070024
Andrey Petrov662da6c2020-03-16 22:46:57 -070025if XEON_SP_COMMON_BASE
Jonathan Zhang8f895492020-01-16 11:16:45 -080026
Andrey Petrov662da6c2020-03-16 22:46:57 -070027config CPU_SPECIFIC_OPTIONS
Jonathan Zhang8f895492020-01-16 11:16:45 -080028 def_bool y
Subrata Banik34f26b22022-02-10 12:38:02 +053029 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020030 select ARCH_X86
Jonathan Zhang8f895492020-01-16 11:16:45 -080031 select BOOT_DEVICE_SUPPORTS_WRITES
Angel Ponseeb47052020-09-02 15:29:49 +020032 select CPU_INTEL_COMMON
Subrata Banik34f26b22022-02-10 12:38:02 +053033 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
34 select FSP_CAR
35 select FSP_M_XIP
Jonathan Zhang8f895492020-01-16 11:16:45 -080036 select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS
37 select FSP_T_XIP
Subrata Banik34f26b22022-02-10 12:38:02 +053038 select HAVE_SMI_HANDLER
39 select INTEL_CAR_NEM # For postcar only now
40 select INTEL_DESCRIPTOR_MODE_CAPABLE
41 select NO_FSP_TEMP_RAM_EXIT
Marc Jones64c62232021-04-06 14:09:30 -060042 select PARALLEL_MP_AP_WORK
Marc Jones81ef9c22021-01-21 10:53:47 -070043 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik34f26b22022-02-10 12:38:02 +053044 select POSTCAR_STAGE
45 select REG_SCRIPT
46 select SMM_TSEG
47 select SOC_INTEL_COMMON
48 select SOC_INTEL_COMMON_RESET
Jonathan Zhang8f895492020-01-16 11:16:45 -080049 select SOC_INTEL_COMMON_BLOCK
Johnny Lin6b1e7dd2022-01-24 15:18:57 +080050 select SOC_INTEL_COMMON_BLOCK_ACPI
Jonathan Zhang8f895492020-01-16 11:16:45 -080051 select SOC_INTEL_COMMON_BLOCK_CPU
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030052 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Maxim Polyakov5b06ffe2020-03-22 14:57:36 +030053 select SOC_INTEL_COMMON_BLOCK_GPIO_PADCFG_PADTOL
Arthur Heymansf4f332d2020-11-19 14:23:46 +010054 select SOC_INTEL_COMMON_BLOCK_PMC_DISCOVERABLE
Rocky Phagura17a798b2020-10-08 13:32:41 -070055 select SOC_INTEL_COMMON_BLOCK_SMM
Johnny Lin6b1e7dd2022-01-24 15:18:57 +080056 select SOC_INTEL_COMMON_BLOCK_TCO
Marc Jones81ef9c22021-01-21 10:53:47 -070057 select SOC_INTEL_COMMON_PCH_SERVER
Subrata Banik34f26b22022-02-10 12:38:02 +053058 select SUPPORT_CPU_UCODE_IN_CBFS
Jonathan Zhang8f895492020-01-16 11:16:45 -080059 select TSC_MONOTONIC_TIMER
Johnny Lina70ebdf2021-01-29 13:20:14 +080060 select TPM_STARTUP_IGNORE_POSTINIT if INTEL_TXT
Jonathan Zhang8f895492020-01-16 11:16:45 -080061 select UDELAY_TSC
Subrata Banik34f26b22022-02-10 12:38:02 +053062 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
63 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
64 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Jonathan Zhang8f895492020-01-16 11:16:45 -080065
66config MAINBOARD_USES_FSP2_0
67 bool
68 default y
69
70config USE_FSP2_0_DRIVER
71 def_bool y
72 depends on MAINBOARD_USES_FSP2_0
73 select PLATFORM_USES_FSP2_0
Jonathan Zhang951a4092020-06-09 18:01:32 -070074 select UDK_202005_BINDING
Jonathan Zhang8f895492020-01-16 11:16:45 -080075 select POSTCAR_STAGE
76
Jonathan Zhang8f895492020-01-16 11:16:45 -080077config MAX_SOCKET
78 int
79 default 2
80
Subrata Banik526cc3e2022-01-31 21:55:51 +053081config MAX_HECI_DEVICES
82 int
83 default 5
84
Jonathan Zhang8f895492020-01-16 11:16:45 -080085# For 2S config, the number of cpus could be as high as
86# 2 threads * 20 cores * 2 sockets
87config MAX_CPUS
88 int
89 default 80
90
Arthur Heymans83a55932021-03-25 15:59:49 +010091config INTEL_ACPI_BASE_ADDRESS
92 hex
93 default 0x500
94 help
95 IO Address of ACPI.
96
97config INTEL_PCH_PWRM_BASE_ADDRESS
98 hex
99 default 0xfe000000
100 help
101 PCH PWRM Base address.
102
Jonathan Zhang8f895492020-01-16 11:16:45 -0800103config PCR_BASE_ADDRESS
104 hex
105 default 0xfd000000
106 help
107 This option allows you to select MMIO Base Address of sideband bus.
108
Jonathan Zhang8f895492020-01-16 11:16:45 -0800109config DCACHE_BSP_STACK_SIZE
110 hex
111 default 0x10000
112
Shelley Chen4e9bb332021-10-20 15:43:45 -0700113config ECAM_MMCONF_BASE_ADDRESS
Jonathan Zhang8f895492020-01-16 11:16:45 -0800114 default 0x80000000
115
Shelley Chen4e9bb332021-10-20 15:43:45 -0700116config ECAM_MMCONF_BUS_NUMBER
Kyösti Mälkki06c761c2021-02-14 14:06:38 +0200117 default 256
118
Jonathan Zhang8f895492020-01-16 11:16:45 -0800119config HEAP_SIZE
120 hex
121 default 0x80000
122
Tim Chua231d2c2022-12-13 10:50:10 +0000123config HPET_MIN_TICKS
124 hex
125 default 0x80
126
Rocky Phagurad4db36e2021-04-03 08:49:32 -0700127config SOC_INTEL_XEON_RAS
128 bool
129 select SOC_ACPI_HEST
130 select SOC_RAS_ELOG
131
Jonathan Zhang8f895492020-01-16 11:16:45 -0800132endif ## SOC_INTEL_XEON_SP