blob: 48ba4767e4212a2c72e47808d3b417785c3b7cca [file] [log] [blame]
Angel Ponsf23ae0b2020-04-02 23:48:12 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin3d0071b2013-01-18 14:32:50 -06002
Angel Pons45f448f2020-07-03 14:46:47 +02003#include <arch/romstage.h>
Aaron Durbin3d0071b2013-01-18 14:32:50 -06004#include <console/console.h>
Patrick Rudolph45022ae2018-10-01 19:17:11 +02005#include <cf9_reset.h>
Angel Pons39a60932020-07-04 01:07:24 +02006#include <device/device.h>
Angel Pons6c49f402020-08-28 02:02:00 +02007#include <device/mmio.h>
Angel Pons30931f52021-03-12 13:06:45 +01008#include <elog.h>
Aaron Durbina2671612013-02-06 21:41:01 -06009#include <timestamp.h>
Aaron Durbina2671612013-02-06 21:41:01 -060010#include <cpu/x86/lapic.h>
Kyösti Mälkki465eff62016-06-15 06:07:55 +030011#include <cbmem.h>
Elyes HAOUASd26844c2019-06-21 07:31:40 +020012#include <commonlib/helpers.h>
Aaron Durbinbf396ff2013-02-11 21:50:35 -060013#include <romstage_handoff.h>
Angel Pons6c49f402020-08-28 02:02:00 +020014#include <security/intel/txt/txt.h>
15#include <security/intel/txt/txt_register.h>
Angel Pons2e25ac62020-07-03 12:06:04 +020016#include <cpu/intel/haswell/haswell.h>
Angel Pons8aab7872020-07-04 01:24:59 +020017#include <northbridge/intel/haswell/chip.h>
Elyes HAOUAS65bb5432018-07-03 14:59:50 +020018#include <northbridge/intel/haswell/haswell.h>
19#include <northbridge/intel/haswell/raminit.h>
Angel Pons30931f52021-03-12 13:06:45 +010020#include <southbridge/intel/common/pmclib.h>
Elyes HAOUAS65bb5432018-07-03 14:59:50 +020021#include <southbridge/intel/lynxpoint/pch.h>
22#include <southbridge/intel/lynxpoint/me.h>
Angel Pons33b59c92021-02-11 13:42:20 +010023#include <string.h>
Aaron Durbina2671612013-02-06 21:41:01 -060024
Angel Pons6eea1912020-07-03 14:14:30 +020025/* Copy SPD data for on-board memory */
26void __weak copy_spd(struct pei_data *peid)
27{
28}
29
Angel Pons73fa0352020-07-03 12:29:03 +020030void __weak mb_late_romstage_setup(void)
31{
32}
33
Angel Ponsd7bf3ad2020-07-03 20:31:39 +020034/*
35 * 0 = leave channel enabled
36 * 1 = disable dimm 0 on channel
37 * 2 = disable dimm 1 on channel
38 * 3 = disable dimm 0+1 on channel
39 */
40static int make_channel_disabled_mask(const struct pei_data *pd, int ch)
41{
42 return (!pd->spd_addresses[ch + ch] << 0) | (!pd->spd_addresses[ch + ch + 1] << 1);
43}
44
Angel Pons45f448f2020-07-03 14:46:47 +020045/* The romstage entry point for this platform is not mainboard-specific, hence the name */
46void mainboard_romstage_entry(void)
Aaron Durbina2671612013-02-06 21:41:01 -060047{
Angel Pons39a60932020-07-04 01:07:24 +020048 const struct device *gbe = pcidev_on_root(0x19, 0);
49
Angel Pons8aab7872020-07-04 01:24:59 +020050 const struct northbridge_intel_haswell_config *cfg = config_of_soc();
51
Angel Pons45f448f2020-07-03 14:46:47 +020052 struct pei_data pei_data = {
Angel Ponsae0eeb22020-07-04 01:38:03 +020053 .pei_version = PEI_VERSION,
Angel Ponsf95b9b42021-01-20 01:10:48 +010054 .mchbar = CONFIG_FIXED_MCHBAR_MMIO_BASE,
55 .dmibar = CONFIG_FIXED_DMIBAR_MMIO_BASE,
56 .epbar = CONFIG_FIXED_EPBAR_MMIO_BASE,
Angel Ponsae0eeb22020-07-04 01:38:03 +020057 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
Angel Ponsb21bffa2020-07-03 01:02:28 +020058 .smbusbar = CONFIG_FIXED_SMBUS_IO_BASE,
Angel Pons0b393792021-03-12 12:54:45 +010059 .hpet_address = CONFIG_HPET_ADDRESS,
Angel Pons6e732d32021-01-28 13:56:18 +010060 .rcba = CONFIG_FIXED_RCBA_MMIO_BASE,
Angel Ponsae0eeb22020-07-04 01:38:03 +020061 .pmbase = DEFAULT_PMBASE,
62 .gpiobase = DEFAULT_GPIOBASE,
63 .temp_mmio_base = 0xfed08000,
64 .system_type = get_pch_platform_type(),
65 .tseg_size = CONFIG_SMM_TSEG_SIZE,
66 .ec_present = cfg->ec_present,
67 .gbe_enable = gbe && gbe->enabled,
68 .ddr_refresh_2x = CONFIG(ENABLE_DDR_2X_REFRESH),
69 .dq_pins_interleaved = cfg->dq_pins_interleaved,
70 .max_ddr3_freq = 1600,
71 .usb_xhci_on_resume = cfg->usb_xhci_on_resume,
Angel Pons45f448f2020-07-03 14:46:47 +020072 };
73
Angel Pons33b59c92021-02-11 13:42:20 +010074 memcpy(pei_data.usb2_ports, mainboard_usb2_ports, sizeof(mainboard_usb2_ports));
75 memcpy(pei_data.usb3_ports, mainboard_usb3_ports, sizeof(mainboard_usb3_ports));
Angel Pons45f448f2020-07-03 14:46:47 +020076
Kyösti Mälkki157b1892019-08-16 14:02:25 +030077 enable_lapic();
Aaron Durbina2671612013-02-06 21:41:01 -060078
Angel Pons30931f52021-03-12 13:06:45 +010079 early_pch_init();
80
81 const int s3resume = southbridge_detect_s3_resume();
82
83 elog_boot_notify(s3resume);
Aaron Durbina2671612013-02-06 21:41:01 -060084
Aaron Durbina2671612013-02-06 21:41:01 -060085 /* Perform some early chipset initialization required
86 * before RAM initialization can work
87 */
Angel Ponse8168292020-07-03 11:42:22 +020088 haswell_early_initialization();
Aaron Durbina2671612013-02-06 21:41:01 -060089 printk(BIOS_DEBUG, "Back from haswell_early_initialization()\n");
90
Aaron Durbina2671612013-02-06 21:41:01 -060091 /* Prepare USB controller early in S3 resume */
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +020092 if (s3resume)
Aaron Durbina2671612013-02-06 21:41:01 -060093 enable_usb_bar();
94
95 post_code(0x3a);
Angel Pons284a5472020-07-03 11:46:50 +020096
97 /* MRC has hardcoded assumptions of 2 meaning S3 wake. Normalize it here. */
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +020098 pei_data.boot_mode = s3resume ? 2 : 0;
Kyösti Mälkki3d45c402013-09-07 20:26:36 +030099
Angel Ponsd37b7d82020-07-03 23:52:34 +0200100 /* Obtain the SPD addresses from mainboard code */
101 mb_get_spd_map(pei_data.spd_addresses);
102
Angel Ponsd7bf3ad2020-07-03 20:31:39 +0200103 /* Calculate unimplemented DIMM slots for each channel */
104 pei_data.dimm_channel0_disabled = make_channel_disabled_mask(&pei_data, 0);
105 pei_data.dimm_channel1_disabled = make_channel_disabled_mask(&pei_data, 1);
106
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300107 timestamp_add_now(TS_BEFORE_INITRAM);
Aaron Durbina2671612013-02-06 21:41:01 -0600108
109 report_platform_info();
110
Angel Pons6c49f402020-08-28 02:02:00 +0200111 if (CONFIG(INTEL_TXT))
112 intel_txt_romstage_init();
113
Angel Pons45f448f2020-07-03 14:46:47 +0200114 copy_spd(&pei_data);
Aaron Durbinc7633f42013-06-13 17:29:36 -0700115
Angel Pons45f448f2020-07-03 14:46:47 +0200116 sdram_initialize(&pei_data);
Aaron Durbina2671612013-02-06 21:41:01 -0600117
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300118 timestamp_add_now(TS_AFTER_INITRAM);
119
Angel Pons6c49f402020-08-28 02:02:00 +0200120 if (CONFIG(INTEL_TXT)) {
121 printk(BIOS_DEBUG, "Check TXT_ERROR register after MRC\n");
122
123 intel_txt_log_acm_error(read32((void *)TXT_ERROR));
124
125 intel_txt_log_spad();
126
127 intel_txt_memory_has_secrets();
128
129 txt_dump_regions();
130 }
131
Aaron Durbina2671612013-02-06 21:41:01 -0600132 post_code(0x3b);
133
134 intel_early_me_status();
135
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200136 int cbmem_was_initted = !cbmem_recovery(s3resume);
137 if (s3resume && !cbmem_was_initted) {
Aaron Durbin42e68562015-06-09 13:55:51 -0500138 /* Failed S3 resume, reset to come up cleanly */
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200139 printk(BIOS_CRIT, "Failed to recover CBMEM in S3 resume.\n");
Patrick Rudolph45022ae2018-10-01 19:17:11 +0200140 system_reset();
Aaron Durbina2671612013-02-06 21:41:01 -0600141 }
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600142
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200143 /* Save data returned from MRC on non-S3 resumes. */
144 if (!s3resume)
145 save_mrc_data(&pei_data);
146
147
Tristan Corrick334be322018-12-17 22:10:21 +1300148 haswell_unhide_peg();
149
Angel Pons45f448f2020-07-03 14:46:47 +0200150 setup_sdram_meminfo(&pei_data);
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500151
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200152 romstage_handoff_init(s3resume);
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600153
Angel Pons73fa0352020-07-03 12:29:03 +0200154 mb_late_romstage_setup();
155
Aaron Durbina2671612013-02-06 21:41:01 -0600156 post_code(0x3f);
Aaron Durbina2671612013-02-06 21:41:01 -0600157}