blob: 6adb8be9ce205a84f5571d2cfc79ae59546a7693 [file] [log] [blame]
Aaron Durbin3d0071b2013-01-18 14:32:50 -06001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 ChromeOS Authors
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010017 * Foundation, Inc.
Aaron Durbin3d0071b2013-01-18 14:32:50 -060018 */
19
20#include <stdint.h>
Aaron Durbin7492ec12013-02-08 22:18:04 -060021#include <string.h>
Aaron Durbinbd74a4b2015-03-06 23:17:33 -060022#include <cbfs.h>
Aaron Durbin3d0071b2013-01-18 14:32:50 -060023#include <console/console.h>
Aaron Durbina2671612013-02-06 21:41:01 -060024#include <arch/cpu.h>
25#include <cpu/x86/bist.h>
26#include <cpu/x86/msr.h>
Aaron Durbin38d94232013-02-07 00:03:33 -060027#include <cpu/x86/mtrr.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010028#include <halt.h>
Aaron Durbina2671612013-02-06 21:41:01 -060029#include <lib.h>
30#include <timestamp.h>
31#include <arch/io.h>
Aaron Durbin7492ec12013-02-08 22:18:04 -060032#include <arch/stages.h>
Aaron Durbina2671612013-02-06 21:41:01 -060033#include <device/pci_def.h>
34#include <cpu/x86/lapic.h>
Aaron Durbinf7cdfe52013-02-16 00:05:52 -060035#include <cbfs.h>
Aaron Durbinbf396ff2013-02-11 21:50:35 -060036#include <romstage_handoff.h>
Aaron Durbinb86113f2013-02-19 08:59:16 -060037#include <reset.h>
Aaron Durbina2671612013-02-06 21:41:01 -060038#include <vendorcode/google/chromeos/chromeos.h>
Duncan Laurie7cced0d2013-06-04 10:03:34 -070039#if CONFIG_EC_GOOGLE_CHROMEEC
40#include <ec/google/chromeec/ec.h>
41#endif
Aaron Durbina2671612013-02-06 21:41:01 -060042#include "haswell.h"
43#include "northbridge/intel/haswell/haswell.h"
44#include "northbridge/intel/haswell/raminit.h"
45#include "southbridge/intel/lynxpoint/pch.h"
46#include "southbridge/intel/lynxpoint/me.h"
Vladimir Serbinenko0e90dae2015-05-18 10:29:06 +020047#include <tpm.h>
Aaron Durbina2671612013-02-06 21:41:01 -060048
Aaron Durbinb86113f2013-02-19 08:59:16 -060049static inline void reset_system(void)
50{
51 hard_reset();
Patrick Georgibd79c5e2014-11-28 22:35:36 +010052 halt();
Aaron Durbinb86113f2013-02-19 08:59:16 -060053}
54
Aaron Durbin38d94232013-02-07 00:03:33 -060055/* The cache-as-ram assembly file calls romstage_main() after setting up
56 * cache-as-ram. romstage_main() will then call the mainboards's
57 * mainboard_romstage_entry() function. That function then calls
58 * romstage_common() below. The reason for the back and forth is to provide
59 * common entry point from cache-as-ram while still allowing for code sharing.
60 * Because we can't use global variables the stack is used for allocations --
61 * thus the need to call back and forth. */
Aaron Durbin3d0071b2013-01-18 14:32:50 -060062
Aaron Durbin38d94232013-02-07 00:03:33 -060063
64static inline u32 *stack_push(u32 *stack, u32 value)
65{
66 stack = &stack[-1];
67 *stack = value;
68 return stack;
69}
70
Aaron Durbinc0cbd6e2013-03-13 13:51:20 -050071/* Romstage needs quite a bit of stack for decompressing images since the lzma
72 * lib keeps its state on the stack during romstage. */
73#define ROMSTAGE_RAM_STACK_SIZE 0x5000
Aaron Durbine2d9e5b2013-02-08 17:38:35 -060074static unsigned long choose_top_of_stack(void)
75{
76 unsigned long stack_top;
Kyösti Mälkkiae98e832014-11-28 11:24:19 +020077
Aaron Durbinc0cbd6e2013-03-13 13:51:20 -050078 /* cbmem_add() does a find() before add(). */
79 stack_top = (unsigned long)cbmem_add(CBMEM_ID_ROMSTAGE_RAM_STACK,
80 ROMSTAGE_RAM_STACK_SIZE);
81 stack_top += ROMSTAGE_RAM_STACK_SIZE;
Aaron Durbine2d9e5b2013-02-08 17:38:35 -060082 return stack_top;
83}
84
Aaron Durbin38d94232013-02-07 00:03:33 -060085/* setup_romstage_stack_after_car() determines the stack to use after
86 * cache-as-ram is torn down as well as the MTRR settings to use. */
87static void *setup_romstage_stack_after_car(void)
88{
89 unsigned long top_of_stack;
90 int num_mtrrs;
91 u32 *slot;
92 u32 mtrr_mask_upper;
Aaron Durbin67481ddc2013-02-15 15:08:37 -060093 u32 top_of_ram;
Aaron Durbin38d94232013-02-07 00:03:33 -060094
95 /* Top of stack needs to be aligned to a 4-byte boundary. */
Aaron Durbine2d9e5b2013-02-08 17:38:35 -060096 top_of_stack = choose_top_of_stack() & ~3;
Aaron Durbin38d94232013-02-07 00:03:33 -060097 slot = (void *)top_of_stack;
98 num_mtrrs = 0;
99
100 /* The upper bits of the MTRR mask need to set according to the number
101 * of physical address bits. */
102 mtrr_mask_upper = (1 << ((cpuid_eax(0x80000008) & 0xff) - 32)) - 1;
103
Paul Menzel4fe98132014-01-25 15:55:28 +0100104 /* The order for each MTRR is value then base with upper 32-bits of
Aaron Durbin38d94232013-02-07 00:03:33 -0600105 * each value coming before the lower 32-bits. The reasoning for
106 * this ordering is to create a stack layout like the following:
107 * +0: Number of MTRRs
Paul Menzel4fe98132014-01-25 15:55:28 +0100108 * +4: MTRR base 0 31:0
109 * +8: MTRR base 0 63:32
110 * +12: MTRR mask 0 31:0
111 * +16: MTRR mask 0 63:32
112 * +20: MTRR base 1 31:0
113 * +24: MTRR base 1 63:32
114 * +28: MTRR mask 1 31:0
115 * +32: MTRR mask 1 63:32
Aaron Durbin38d94232013-02-07 00:03:33 -0600116 */
117
118 /* Cache the ROM as WP just below 4GiB. */
119 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200120 slot = stack_push(slot, ~(CACHE_ROM_SIZE - 1) | MTRRphysMaskValid);
Aaron Durbin38d94232013-02-07 00:03:33 -0600121 slot = stack_push(slot, 0); /* upper base */
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200122 slot = stack_push(slot, ~(CACHE_ROM_SIZE - 1) | MTRR_TYPE_WRPROT);
Aaron Durbin38d94232013-02-07 00:03:33 -0600123 num_mtrrs++;
124
125 /* Cache RAM as WB from 0 -> CONFIG_RAMTOP. */
126 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
127 slot = stack_push(slot, ~(CONFIG_RAMTOP - 1) | MTRRphysMaskValid);
128 slot = stack_push(slot, 0); /* upper base */
129 slot = stack_push(slot, 0 | MTRR_TYPE_WRBACK);
130 num_mtrrs++;
131
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +0200132 top_of_ram = (uint32_t)cbmem_top();
Aaron Durbin38d94232013-02-07 00:03:33 -0600133 /* Cache 8MiB below the top of ram. On haswell systems the top of
134 * ram under 4GiB is the start of the TSEG region. It is required to
135 * be 8MiB aligned. Set this area as cacheable so it can be used later
136 * for ramstage before setting up the entire RAM as cacheable. */
137 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
138 slot = stack_push(slot, ~((8 << 20) - 1) | MTRRphysMaskValid);
139 slot = stack_push(slot, 0); /* upper base */
Aaron Durbin67481ddc2013-02-15 15:08:37 -0600140 slot = stack_push(slot, (top_of_ram - (8 << 20)) | MTRR_TYPE_WRBACK);
141 num_mtrrs++;
142
143 /* Cache 8MiB at the top of ram. Top of ram on haswell systems
144 * is where the TSEG region resides. However, it is not restricted
145 * to SMM mode until SMM has been relocated. By setting the region
146 * to cacheable it provides faster access when relocating the SMM
147 * handler as well as using the TSEG region for other purposes. */
148 slot = stack_push(slot, mtrr_mask_upper); /* upper mask */
149 slot = stack_push(slot, ~((8 << 20) - 1) | MTRRphysMaskValid);
150 slot = stack_push(slot, 0); /* upper base */
151 slot = stack_push(slot, top_of_ram | MTRR_TYPE_WRBACK);
Aaron Durbin38d94232013-02-07 00:03:33 -0600152 num_mtrrs++;
153
Paul Menzel4fe98132014-01-25 15:55:28 +0100154 /* Save the number of MTRRs to setup. Return the stack location
Aaron Durbin38d94232013-02-07 00:03:33 -0600155 * pointing to the number of MTRRs. */
156 slot = stack_push(slot, num_mtrrs);
157
158 return slot;
159}
160
Aaron Durbin39ecc652013-05-02 09:42:13 -0500161void * asmlinkage romstage_main(unsigned long bist)
Aaron Durbin3d0071b2013-01-18 14:32:50 -0600162{
163 int i;
Aaron Durbin38d94232013-02-07 00:03:33 -0600164 void *romstage_stack_after_car;
Aaron Durbin3d0071b2013-01-18 14:32:50 -0600165 const int num_guards = 4;
166 const u32 stack_guard = 0xdeadbeef;
167 u32 *stack_base = (void *)(CONFIG_DCACHE_RAM_BASE +
168 CONFIG_DCACHE_RAM_SIZE -
169 CONFIG_DCACHE_RAM_ROMSTAGE_STACK_SIZE);
170
171 printk(BIOS_DEBUG, "Setting up stack guards.\n");
172 for (i = 0; i < num_guards; i++)
173 stack_base[i] = stack_guard;
174
Aaron Durbina2671612013-02-06 21:41:01 -0600175 mainboard_romstage_entry(bist);
Aaron Durbin3d0071b2013-01-18 14:32:50 -0600176
177 /* Check the stack. */
178 for (i = 0; i < num_guards; i++) {
179 if (stack_base[i] == stack_guard)
180 continue;
181 printk(BIOS_DEBUG, "Smashed stack detected in romstage!\n");
182 }
183
Aaron Durbin38d94232013-02-07 00:03:33 -0600184 /* Get the stack to use after cache-as-ram is torn down. */
185 romstage_stack_after_car = setup_romstage_stack_after_car();
186
Aaron Durbin38d94232013-02-07 00:03:33 -0600187 return romstage_stack_after_car;
Aaron Durbin3d0071b2013-01-18 14:32:50 -0600188}
Aaron Durbina2671612013-02-06 21:41:01 -0600189
190void romstage_common(const struct romstage_params *params)
191{
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600192 int boot_mode;
Aaron Durbina2671612013-02-06 21:41:01 -0600193 int wake_from_s3;
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600194 struct romstage_handoff *handoff;
Aaron Durbina2671612013-02-06 21:41:01 -0600195
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300196 timestamp_init(get_initial_timestamp());
197 timestamp_add_now(TS_START_ROMSTAGE);
Aaron Durbina2671612013-02-06 21:41:01 -0600198
199 if (params->bist == 0)
200 enable_lapic();
201
202 wake_from_s3 = early_pch_init(params->gpio_map, params->rcba_config);
203
Duncan Laurie7cced0d2013-06-04 10:03:34 -0700204#if CONFIG_EC_GOOGLE_CHROMEEC
205 /* Ensure the EC is in the right mode for recovery */
206 google_chromeec_early_init();
207#endif
208
Aaron Durbina2671612013-02-06 21:41:01 -0600209 /* Halt if there was a built in self test failure */
210 report_bist_failure(params->bist);
211
212 /* Perform some early chipset initialization required
213 * before RAM initialization can work
214 */
215 haswell_early_initialization(HASWELL_MOBILE);
216 printk(BIOS_DEBUG, "Back from haswell_early_initialization()\n");
217
218 if (wake_from_s3) {
219#if CONFIG_HAVE_ACPI_RESUME
220 printk(BIOS_DEBUG, "Resume from S3 detected.\n");
Aaron Durbina2671612013-02-06 21:41:01 -0600221#else
222 printk(BIOS_DEBUG, "Resume from S3 detected, but disabled.\n");
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600223 wake_from_s3 = 0;
Aaron Durbina2671612013-02-06 21:41:01 -0600224#endif
225 }
226
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600227 /* There are hard coded assumptions of 2 meaning s3 wake. Normalize
228 * the users of the 2 literal here based off wake_from_s3. */
229 boot_mode = wake_from_s3 ? 2 : 0;
230
Aaron Durbina2671612013-02-06 21:41:01 -0600231 /* Prepare USB controller early in S3 resume */
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600232 if (wake_from_s3)
Aaron Durbina2671612013-02-06 21:41:01 -0600233 enable_usb_bar();
234
235 post_code(0x3a);
236 params->pei_data->boot_mode = boot_mode;
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300237
238 timestamp_add_now(TS_BEFORE_INITRAM);
Aaron Durbina2671612013-02-06 21:41:01 -0600239
240 report_platform_info();
241
Aaron Durbinc7633f42013-06-13 17:29:36 -0700242 if (params->copy_spd != NULL)
243 params->copy_spd(params->pei_data);
244
Aaron Durbina2671612013-02-06 21:41:01 -0600245 sdram_initialize(params->pei_data);
246
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300247 timestamp_add_now(TS_AFTER_INITRAM);
248
Aaron Durbina2671612013-02-06 21:41:01 -0600249 post_code(0x3b);
250
251 intel_early_me_status();
252
253 quick_ram_check();
254 post_code(0x3e);
255
Aaron Durbinc0cbd6e2013-03-13 13:51:20 -0500256 if (!wake_from_s3) {
257 cbmem_initialize_empty();
258 /* Save data returned from MRC on non-S3 resumes. */
Aaron Durbin2ad1dba2013-02-07 00:51:18 -0600259 save_mrc_data(params->pei_data);
Aaron Durbin42e68562015-06-09 13:55:51 -0500260 } else if (cbmem_initialize()) {
261 #if CONFIG_HAVE_ACPI_RESUME
262 /* Failed S3 resume, reset to come up cleanly */
263 reset_system();
264 #endif
Aaron Durbina2671612013-02-06 21:41:01 -0600265 }
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600266
267 handoff = romstage_handoff_find_or_add();
268 if (handoff != NULL)
269 handoff->s3_resume = wake_from_s3;
270 else
271 printk(BIOS_DEBUG, "Romstage handoff structure not added!\n");
272
Aaron Durbina2671612013-02-06 21:41:01 -0600273 post_code(0x3f);
Vladimir Serbinenko0e90dae2015-05-18 10:29:06 +0200274 if (CONFIG_LPC_TPM) {
275 init_tpm(wake_from_s3);
276 }
Aaron Durbina2671612013-02-06 21:41:01 -0600277 timestamp_add_now(TS_END_ROMSTAGE);
Aaron Durbina2671612013-02-06 21:41:01 -0600278}
Aaron Durbin7492ec12013-02-08 22:18:04 -0600279
Aaron Durbind02bb622013-03-01 17:40:49 -0600280static inline void prepare_for_resume(struct romstage_handoff *handoff)
Aaron Durbin7492ec12013-02-08 22:18:04 -0600281{
Aaron Durbine2d9e5b2013-02-08 17:38:35 -0600282/* Only need to save memory when ramstage isn't relocatable. */
283#if !CONFIG_RELOCATABLE_RAMSTAGE
Aaron Durbin7492ec12013-02-08 22:18:04 -0600284#if CONFIG_HAVE_ACPI_RESUME
285 /* Back up the OS-controlled memory where ramstage will be loaded. */
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600286 if (handoff != NULL && handoff->s3_resume) {
Aaron Durbin7492ec12013-02-08 22:18:04 -0600287 void *src = (void *)CONFIG_RAMBASE;
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600288 void *dest = cbmem_find(CBMEM_ID_RESUME);
289 if (dest != NULL)
290 memcpy(dest, src, HIGH_MEMORY_SAVE);
Aaron Durbin7492ec12013-02-08 22:18:04 -0600291 }
292#endif
Aaron Durbine2d9e5b2013-02-08 17:38:35 -0600293#endif
Aaron Durbin7492ec12013-02-08 22:18:04 -0600294}
295
296void romstage_after_car(void)
297{
Aaron Durbind02bb622013-03-01 17:40:49 -0600298 struct romstage_handoff *handoff;
299
300 handoff = romstage_handoff_find_or_add();
301
302 prepare_for_resume(handoff);
303
Aaron Durbin7492ec12013-02-08 22:18:04 -0600304 /* Load the ramstage. */
Stefan Reinauer648d1662013-05-06 18:05:39 -0700305 copy_and_run();
Aaron Durbin7492ec12013-02-08 22:18:04 -0600306}
Aaron Durbinf7cdfe52013-02-16 00:05:52 -0600307
308
Aaron Durbinbd74a4b2015-03-06 23:17:33 -0600309#if IS_ENABLED(CONFIG_CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM)
Aaron Durbinbd74a4b2015-03-06 23:17:33 -0600310void ramstage_cache_invalid(void)
Aaron Durbinf7cdfe52013-02-16 00:05:52 -0600311{
Aaron Durbin75e29742013-10-10 20:37:04 -0500312#if CONFIG_RESET_ON_INVALID_RAMSTAGE_CACHE
313 reset_system();
314#endif
Aaron Durbinf7cdfe52013-02-16 00:05:52 -0600315}
316#endif