blob: fa3c523a2700e5d1f64d0cc5fd39935c6ef4515d [file] [log] [blame]
Angel Ponsf23ae0b2020-04-02 23:48:12 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin3d0071b2013-01-18 14:32:50 -06002
Angel Pons45f448f2020-07-03 14:46:47 +02003#include <arch/romstage.h>
Aaron Durbin3d0071b2013-01-18 14:32:50 -06004#include <console/console.h>
Patrick Rudolph45022ae2018-10-01 19:17:11 +02005#include <cf9_reset.h>
Angel Pons39a60932020-07-04 01:07:24 +02006#include <device/device.h>
Angel Pons6c49f402020-08-28 02:02:00 +02007#include <device/mmio.h>
Aaron Durbina2671612013-02-06 21:41:01 -06008#include <timestamp.h>
Aaron Durbina2671612013-02-06 21:41:01 -06009#include <cpu/x86/lapic.h>
Kyösti Mälkki465eff62016-06-15 06:07:55 +030010#include <cbmem.h>
Elyes HAOUASd26844c2019-06-21 07:31:40 +020011#include <commonlib/helpers.h>
Aaron Durbinbf396ff2013-02-11 21:50:35 -060012#include <romstage_handoff.h>
Angel Pons6c49f402020-08-28 02:02:00 +020013#include <security/intel/txt/txt.h>
14#include <security/intel/txt/txt_register.h>
Angel Pons2e25ac62020-07-03 12:06:04 +020015#include <cpu/intel/haswell/haswell.h>
Angel Pons8aab7872020-07-04 01:24:59 +020016#include <northbridge/intel/haswell/chip.h>
Elyes HAOUAS65bb5432018-07-03 14:59:50 +020017#include <northbridge/intel/haswell/haswell.h>
18#include <northbridge/intel/haswell/raminit.h>
19#include <southbridge/intel/lynxpoint/pch.h>
20#include <southbridge/intel/lynxpoint/me.h>
Angel Pons33b59c92021-02-11 13:42:20 +010021#include <string.h>
Aaron Durbina2671612013-02-06 21:41:01 -060022
Angel Pons6eea1912020-07-03 14:14:30 +020023/* Copy SPD data for on-board memory */
24void __weak copy_spd(struct pei_data *peid)
25{
26}
27
Angel Pons73fa0352020-07-03 12:29:03 +020028void __weak mb_late_romstage_setup(void)
29{
30}
31
Angel Ponsd7bf3ad2020-07-03 20:31:39 +020032/*
33 * 0 = leave channel enabled
34 * 1 = disable dimm 0 on channel
35 * 2 = disable dimm 1 on channel
36 * 3 = disable dimm 0+1 on channel
37 */
38static int make_channel_disabled_mask(const struct pei_data *pd, int ch)
39{
40 return (!pd->spd_addresses[ch + ch] << 0) | (!pd->spd_addresses[ch + ch + 1] << 1);
41}
42
Angel Pons45f448f2020-07-03 14:46:47 +020043/* The romstage entry point for this platform is not mainboard-specific, hence the name */
44void mainboard_romstage_entry(void)
Aaron Durbina2671612013-02-06 21:41:01 -060045{
Angel Pons39a60932020-07-04 01:07:24 +020046 const struct device *gbe = pcidev_on_root(0x19, 0);
47
Angel Pons8aab7872020-07-04 01:24:59 +020048 const struct northbridge_intel_haswell_config *cfg = config_of_soc();
49
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +020050 int s3resume;
Aaron Durbina2671612013-02-06 21:41:01 -060051
Angel Pons45f448f2020-07-03 14:46:47 +020052 struct pei_data pei_data = {
Angel Ponsae0eeb22020-07-04 01:38:03 +020053 .pei_version = PEI_VERSION,
Angel Ponsf95b9b42021-01-20 01:10:48 +010054 .mchbar = CONFIG_FIXED_MCHBAR_MMIO_BASE,
55 .dmibar = CONFIG_FIXED_DMIBAR_MMIO_BASE,
56 .epbar = CONFIG_FIXED_EPBAR_MMIO_BASE,
Angel Ponsae0eeb22020-07-04 01:38:03 +020057 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
Angel Ponsb21bffa2020-07-03 01:02:28 +020058 .smbusbar = CONFIG_FIXED_SMBUS_IO_BASE,
Angel Ponsae0eeb22020-07-04 01:38:03 +020059 .hpet_address = HPET_ADDR,
Angel Pons6e732d32021-01-28 13:56:18 +010060 .rcba = CONFIG_FIXED_RCBA_MMIO_BASE,
Angel Ponsae0eeb22020-07-04 01:38:03 +020061 .pmbase = DEFAULT_PMBASE,
62 .gpiobase = DEFAULT_GPIOBASE,
63 .temp_mmio_base = 0xfed08000,
64 .system_type = get_pch_platform_type(),
65 .tseg_size = CONFIG_SMM_TSEG_SIZE,
66 .ec_present = cfg->ec_present,
67 .gbe_enable = gbe && gbe->enabled,
68 .ddr_refresh_2x = CONFIG(ENABLE_DDR_2X_REFRESH),
69 .dq_pins_interleaved = cfg->dq_pins_interleaved,
70 .max_ddr3_freq = 1600,
71 .usb_xhci_on_resume = cfg->usb_xhci_on_resume,
Angel Pons45f448f2020-07-03 14:46:47 +020072 };
73
Angel Pons33b59c92021-02-11 13:42:20 +010074 memcpy(pei_data.usb2_ports, mainboard_usb2_ports, sizeof(mainboard_usb2_ports));
75 memcpy(pei_data.usb3_ports, mainboard_usb3_ports, sizeof(mainboard_usb3_ports));
Angel Pons45f448f2020-07-03 14:46:47 +020076
Kyösti Mälkki157b1892019-08-16 14:02:25 +030077 enable_lapic();
Aaron Durbina2671612013-02-06 21:41:01 -060078
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +020079 s3resume = early_pch_init();
Aaron Durbina2671612013-02-06 21:41:01 -060080
Aaron Durbina2671612013-02-06 21:41:01 -060081 /* Perform some early chipset initialization required
82 * before RAM initialization can work
83 */
Angel Ponse8168292020-07-03 11:42:22 +020084 haswell_early_initialization();
Aaron Durbina2671612013-02-06 21:41:01 -060085 printk(BIOS_DEBUG, "Back from haswell_early_initialization()\n");
86
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +020087 if (s3resume) {
Julius Wernercd49cce2019-03-05 16:53:33 -080088#if CONFIG(HAVE_ACPI_RESUME)
Aaron Durbina2671612013-02-06 21:41:01 -060089 printk(BIOS_DEBUG, "Resume from S3 detected.\n");
Aaron Durbina2671612013-02-06 21:41:01 -060090#else
91 printk(BIOS_DEBUG, "Resume from S3 detected, but disabled.\n");
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +020092 s3resume = 0;
Aaron Durbina2671612013-02-06 21:41:01 -060093#endif
94 }
95
96 /* Prepare USB controller early in S3 resume */
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +020097 if (s3resume)
Aaron Durbina2671612013-02-06 21:41:01 -060098 enable_usb_bar();
99
100 post_code(0x3a);
Angel Pons284a5472020-07-03 11:46:50 +0200101
102 /* MRC has hardcoded assumptions of 2 meaning S3 wake. Normalize it here. */
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200103 pei_data.boot_mode = s3resume ? 2 : 0;
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300104
Angel Ponsd37b7d82020-07-03 23:52:34 +0200105 /* Obtain the SPD addresses from mainboard code */
106 mb_get_spd_map(pei_data.spd_addresses);
107
Angel Ponsd7bf3ad2020-07-03 20:31:39 +0200108 /* Calculate unimplemented DIMM slots for each channel */
109 pei_data.dimm_channel0_disabled = make_channel_disabled_mask(&pei_data, 0);
110 pei_data.dimm_channel1_disabled = make_channel_disabled_mask(&pei_data, 1);
111
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300112 timestamp_add_now(TS_BEFORE_INITRAM);
Aaron Durbina2671612013-02-06 21:41:01 -0600113
114 report_platform_info();
115
Angel Pons6c49f402020-08-28 02:02:00 +0200116 if (CONFIG(INTEL_TXT))
117 intel_txt_romstage_init();
118
Angel Pons45f448f2020-07-03 14:46:47 +0200119 copy_spd(&pei_data);
Aaron Durbinc7633f42013-06-13 17:29:36 -0700120
Angel Pons45f448f2020-07-03 14:46:47 +0200121 sdram_initialize(&pei_data);
Aaron Durbina2671612013-02-06 21:41:01 -0600122
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300123 timestamp_add_now(TS_AFTER_INITRAM);
124
Angel Pons6c49f402020-08-28 02:02:00 +0200125 if (CONFIG(INTEL_TXT)) {
126 printk(BIOS_DEBUG, "Check TXT_ERROR register after MRC\n");
127
128 intel_txt_log_acm_error(read32((void *)TXT_ERROR));
129
130 intel_txt_log_spad();
131
132 intel_txt_memory_has_secrets();
133
134 txt_dump_regions();
135 }
136
Aaron Durbina2671612013-02-06 21:41:01 -0600137 post_code(0x3b);
138
139 intel_early_me_status();
140
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200141 int cbmem_was_initted = !cbmem_recovery(s3resume);
142 if (s3resume && !cbmem_was_initted) {
Aaron Durbin42e68562015-06-09 13:55:51 -0500143 /* Failed S3 resume, reset to come up cleanly */
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200144 printk(BIOS_CRIT, "Failed to recover CBMEM in S3 resume.\n");
Patrick Rudolph45022ae2018-10-01 19:17:11 +0200145 system_reset();
Aaron Durbina2671612013-02-06 21:41:01 -0600146 }
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600147
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200148 /* Save data returned from MRC on non-S3 resumes. */
149 if (!s3resume)
150 save_mrc_data(&pei_data);
151
152
Tristan Corrick334be322018-12-17 22:10:21 +1300153 haswell_unhide_peg();
154
Angel Pons45f448f2020-07-03 14:46:47 +0200155 setup_sdram_meminfo(&pei_data);
Matt DeVillier5aaa8ce2016-09-02 13:29:17 -0500156
Kyösti Mälkkib6fc13b2021-02-17 17:33:09 +0200157 romstage_handoff_init(s3resume);
Aaron Durbinbf396ff2013-02-11 21:50:35 -0600158
Angel Pons73fa0352020-07-03 12:29:03 +0200159 mb_late_romstage_setup();
160
Aaron Durbina2671612013-02-06 21:41:01 -0600161 post_code(0x3f);
Aaron Durbina2671612013-02-06 21:41:01 -0600162}