blob: d0f131482bc81ef50444d27da992b66285bc5ed6 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01002
3#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
4#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
5
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Aaron Durbin78c68432016-07-13 23:23:54 -05007
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01008/* PCH types */
9#define PCH_TYPE_CPT 0x1c /* CougarPoint */
10#define PCH_TYPE_PPT 0x1e /* IvyBridge */
11#define PCH_TYPE_MOBILE5 0x3b
12
13/* PCH stepping values for LPC device */
14#define PCH_STEP_A0 0
15#define PCH_STEP_A1 1
16#define PCH_STEP_B0 2
17#define PCH_STEP_B1 3
18#define PCH_STEP_B2 4
19#define PCH_STEP_B3 5
20
21/*
22 * It does not matter where we put the SMBus I/O base, as long as we
23 * keep it consistent and don't interfere with other devices. Stage2
24 * will relocate this anyways.
25 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
26 * again. But handling static BARs is a generic problem that should be
27 * solved in the device allocator.
28 */
29#define SMBUS_IO_BASE 0x0400
30#define SMBUS_SLAVE_ADDR 0x24
31/* TODO Make sure these don't get changed by stage2 */
32#define DEFAULT_GPIOBASE 0x0480
33#define DEFAULT_PMBASE 0x0500
34
Arthur Heymans1f2ae912018-06-12 23:48:30 +020035#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020036
37#ifndef __ACPI__
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010038
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010039void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010040void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030041
Arthur Heymans3b452e02019-10-03 09:16:10 +020042void early_pch_init(void);
43
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010044void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020045void southbridge_configure_default_intmap(void);
Arthur Heymansf503b602019-09-16 21:00:22 +020046void pch_setup_cir(int chipset_type);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030047
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020048enum current_lookup_idx {
49 IF1_F57 = 0,
50 IF1_F5F,
51 IF1_753,
52 IF1_75F,
53 IF1_14B,
54 IF1_74B,
55 IF1_557,
56 IF1_757,
57 IF1_55F,
58 IF1_54B,
59};
60
61struct southbridge_usb_port {
62 int enabled;
63 enum current_lookup_idx current;
64 int oc_pin;
65};
Arthur Heymanscea4fd92019-10-03 08:54:35 +020066
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020067void early_usb_init(const struct southbridge_usb_port *portmap);
68
Arthur Heymanscea4fd92019-10-03 08:54:35 +020069extern const struct southbridge_usb_port mainboard_usb_ports[14];
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030070#include <device/device.h>
71void pch_enable(struct device *dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010072
73#define MAINBOARD_POWER_OFF 0
74#define MAINBOARD_POWER_ON 1
75#define MAINBOARD_POWER_KEEP 2
76
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020077/* PM I/O Space */
78#define UPRWC 0x3c
79#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
80
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010081/* PCI Configuration Space (D30:F0): PCI2PCI */
82#define PSTS 0x06
83#define SMLT 0x1b
84#define SECSTS 0x1e
85#define INTR 0x3c
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010086
87#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
88#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
89#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
90#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
91#define PCH_PCIE_DEV_SLOT 28
92
93/* PCI Configuration Space (D31:F0): LPC */
94#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
95#define SERIRQ_CNTL 0x64
96
97#define GEN_PMCON_1 0xa0
98#define GEN_PMCON_2 0xa2
99#define GEN_PMCON_3 0xa4
100#define ETR3 0xac
101#define ETR3_CWORWRE (1 << 18)
102#define ETR3_CF9GR (1 << 20)
103
Arthur Heymansf503b602019-09-16 21:00:22 +0200104#define CIR4 0xa9
105#define PMIR 0xac
106
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100107/* GEN_PMCON_3 bits */
108#define RTC_BATTERY_DEAD (1 << 2)
109#define RTC_POWER_FAILED (1 << 1)
110#define SLEEP_AFTER_POWER_FAIL (1 << 0)
111
112#define PMBASE 0x40
113#define ACPI_CNTL 0x44
114#define ACPI_EN (1 << 7)
115#define BIOS_CNTL 0xDC
116#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
117#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200118
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100119#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200120#define GPI_DISABLE 0x00
121#define GPI_IS_SMI 0x01
122#define GPI_IS_SCI 0x02
123#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100124
125#define PIRQA_ROUT 0x60
126#define PIRQB_ROUT 0x61
127#define PIRQC_ROUT 0x62
128#define PIRQD_ROUT 0x63
129#define PIRQE_ROUT 0x68
130#define PIRQF_ROUT 0x69
131#define PIRQG_ROUT 0x6A
132#define PIRQH_ROUT 0x6B
133
134#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
135#define LPC_EN 0x82 /* LPC IF Enables Register */
136#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
137#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
138#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
139#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
140#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
141#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
142#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
143#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
144#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
145#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
146#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
147#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
148#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
149#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
150
151/* PCI Configuration Space (D31:F1): IDE */
152#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
153#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
154#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
155#define INTR_LN 0x3c
156#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
157#define IDE_DECODE_ENABLE (1 << 15)
158#define IDE_SITRE (1 << 14)
159#define IDE_ISP_5_CLOCKS (0 << 12)
160#define IDE_ISP_4_CLOCKS (1 << 12)
161#define IDE_ISP_3_CLOCKS (2 << 12)
162#define IDE_RCT_4_CLOCKS (0 << 8)
163#define IDE_RCT_3_CLOCKS (1 << 8)
164#define IDE_RCT_2_CLOCKS (2 << 8)
165#define IDE_RCT_1_CLOCKS (3 << 8)
166#define IDE_DTE1 (1 << 7)
167#define IDE_PPE1 (1 << 6)
168#define IDE_IE1 (1 << 5)
169#define IDE_TIME1 (1 << 4)
170#define IDE_DTE0 (1 << 3)
171#define IDE_PPE0 (1 << 2)
172#define IDE_IE0 (1 << 1)
173#define IDE_TIME0 (1 << 0)
174#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
175
176#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
177#define IDE_SSDE1 (1 << 3)
178#define IDE_SSDE0 (1 << 2)
179#define IDE_PSDE1 (1 << 1)
180#define IDE_PSDE0 (1 << 0)
181
182#define IDE_SDMA_TIM 0x4a
183
184#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
185#define SIG_MODE_SEC_NORMAL (0 << 18)
186#define SIG_MODE_SEC_TRISTATE (1 << 18)
187#define SIG_MODE_SEC_DRIVELOW (2 << 18)
188#define SIG_MODE_PRI_NORMAL (0 << 16)
189#define SIG_MODE_PRI_TRISTATE (1 << 16)
190#define SIG_MODE_PRI_DRIVELOW (2 << 16)
191#define FAST_SCB1 (1 << 15)
192#define FAST_SCB0 (1 << 14)
193#define FAST_PCB1 (1 << 13)
194#define FAST_PCB0 (1 << 12)
195#define SCB1 (1 << 3)
196#define SCB0 (1 << 2)
197#define PCB1 (1 << 1)
198#define PCB0 (1 << 0)
199
200#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
201#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
202#define SATA_SP 0xd0 /* Scratchpad */
203
204/* SATA IOBP Registers */
205#define SATA_IOBP_SP0G3IR 0xea000151
206#define SATA_IOBP_SP1G3IR 0xea000051
207
208/* PCI Configuration Space (D31:F3): SMBus */
209#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
210#define SMB_BASE 0x20
211#define HOSTC 0x40
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100212
213/* HOSTC bits */
214#define I2C_EN (1 << 2)
215#define SMB_SMI_EN (1 << 1)
216#define HST_EN (1 << 0)
217
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100218/* Southbridge IO BARs */
219
220#define GPIOBASE 0x48
221
222#define PMBASE 0x40
223
Arthur Heymans58a89532018-06-12 22:58:19 +0200224#define VCH 0x0000 /* 32bit */
225#define VCAP1 0x0004 /* 32bit */
226#define VCAP2 0x0008 /* 32bit */
227#define PVC 0x000c /* 16bit */
228#define PVS 0x000e /* 16bit */
229
230#define V0CAP 0x0010 /* 32bit */
231#define V0CTL 0x0014 /* 32bit */
232#define V0STS 0x001a /* 16bit */
233
234#define V1CAP 0x001c /* 32bit */
235#define V1CTL 0x0020 /* 32bit */
236#define V1STS 0x0026 /* 16bit */
237
238#define RCTCL 0x0100 /* 32bit */
239#define ESD 0x0104 /* 32bit */
240#define ULD 0x0110 /* 32bit */
241#define ULBA 0x0118 /* 64bit */
242
243#define RP1D 0x0120 /* 32bit */
244#define RP1BA 0x0128 /* 64bit */
245#define RP2D 0x0130 /* 32bit */
246#define RP2BA 0x0138 /* 64bit */
247#define RP3D 0x0140 /* 32bit */
248#define RP3BA 0x0148 /* 64bit */
249#define RP4D 0x0150 /* 32bit */
250#define RP4BA 0x0158 /* 64bit */
251#define HDD 0x0160 /* 32bit */
252#define HDBA 0x0168 /* 64bit */
253#define RP5D 0x0170 /* 32bit */
254#define RP5BA 0x0178 /* 64bit */
255#define RP6D 0x0180 /* 32bit */
256#define RP6BA 0x0188 /* 64bit */
257
258#define RPC 0x0400 /* 32bit */
259#define RPFN 0x0404 /* 32bit */
260
261/* Root Port configuratinon space hide */
262#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
263/* Get the function number assigned to a Root Port */
264#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
265/* Set the function number for a Root Port */
266#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
267/* Root Port function number mask */
268#define RPFN_FNMASK(port) (7 << ((port) * 4))
269
270#define TRSR 0x1e00 /* 8bit */
271#define TRCR 0x1e10 /* 64bit */
272#define TWDR 0x1e18 /* 64bit */
273
274#define IOTR0 0x1e80 /* 64bit */
275#define IOTR1 0x1e88 /* 64bit */
276#define IOTR2 0x1e90 /* 64bit */
277#define IOTR3 0x1e98 /* 64bit */
278
279#define TCTL 0x3000 /* 8bit */
280
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100281#define NOINT 0
282#define INTA 1
283#define INTB 2
284#define INTC 3
285#define INTD 4
286
287#define DIR_IDR 12 /* Interrupt D Pin Offset */
288#define DIR_ICR 8 /* Interrupt C Pin Offset */
289#define DIR_IBR 4 /* Interrupt B Pin Offset */
290#define DIR_IAR 0 /* Interrupt A Pin Offset */
291
292#define PIRQA 0
293#define PIRQB 1
294#define PIRQC 2
295#define PIRQD 3
296#define PIRQE 4
297#define PIRQF 5
298#define PIRQG 6
299#define PIRQH 7
300
301/* IO Buffer Programming */
302#define IOBPIRI 0x2330
303#define IOBPD 0x2334
304#define IOBPS 0x2338
305#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
306#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
307#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
308
Arthur Heymans58a89532018-06-12 22:58:19 +0200309#define D31IP 0x3100 /* 32bit */
310#define D31IP_TTIP 24 /* Thermal Throttle Pin */
311#define D31IP_SIP2 20 /* SATA Pin 2 */
312#define D31IP_UNKIP 16
313#define D31IP_SMIP 12 /* SMBUS Pin */
314#define D31IP_SIP 8 /* SATA Pin */
315#define D30IP 0x3104 /* 32bit */
316#define D30IP_PIP 0 /* PCI Bridge Pin */
317#define D29IP 0x3108 /* 32bit */
318#define D29IP_E1P 0 /* EHCI #1 Pin */
319#define D28IP 0x310c /* 32bit */
320#define D28IP_P8IP 28 /* PCI Express Port 8 */
321#define D28IP_P7IP 24 /* PCI Express Port 7 */
322#define D28IP_P6IP 20 /* PCI Express Port 6 */
323#define D28IP_P5IP 16 /* PCI Express Port 5 */
324#define D28IP_P4IP 12 /* PCI Express Port 4 */
325#define D28IP_P3IP 8 /* PCI Express Port 3 */
326#define D28IP_P2IP 4 /* PCI Express Port 2 */
327#define D28IP_P1IP 0 /* PCI Express Port 1 */
328#define D27IP 0x3110 /* 32bit */
329#define D27IP_ZIP 0 /* HD Audio Pin */
330#define D26IP 0x3114 /* 32bit */
331#define D26IP_E2P 0 /* EHCI #2 Pin */
332#define D25IP 0x3118 /* 32bit */
333#define D25IP_LIP 0 /* GbE LAN Pin */
334#define D22IP 0x3124 /* 32bit */
335#define D22IP_KTIP 12 /* KT Pin */
336#define D22IP_IDERIP 8 /* IDE-R Pin */
337#define D22IP_MEI2IP 4 /* MEI #2 Pin */
338#define D22IP_MEI1IP 0 /* MEI #1 Pin */
339#define D20IP 0x3128 /* 32bit */
340#define D20IP_XHCIIP 0
341#define D31IR 0x3140 /* 16bit */
342#define D30IR 0x3142 /* 16bit */
343#define D29IR 0x3144 /* 16bit */
344#define D28IR 0x3146 /* 16bit */
345#define D27IR 0x3148 /* 16bit */
346#define D26IR 0x314c /* 16bit */
347#define D25IR 0x3150 /* 16bit */
348#define D22IR 0x315c /* 16bit */
349#define D20IR 0x3160 /* 16bit */
350#define OIC 0x31fe /* 16bit */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100351#define SOFT_RESET_CTRL 0x38f4
352#define SOFT_RESET_DATA 0x38f8
353
Angel Pons42b4e4e2019-09-18 10:58:53 +0200354#define PRSTS 0x3310
Arthur Heymansf503b602019-09-16 21:00:22 +0200355#define CIR6 0x2024
356#define CIR7 0x3314
357#define CIR8 0x3324
358#define CIR9 0x3330
359#define CIR10 0x3340
360#define CIR13 0x3350
361#define CIR14 0x3368
362#define CIR15 0x3378
363#define CIR16 0x3388
364#define CIR17 0x33a0
365#define CIR18 0x33a8
366#define CIR19 0x33c0
367#define CIR20 0x33cc
368#define CIR21 0x33d0
369#define CIR22 0x33d4
Angel Pons42b4e4e2019-09-18 10:58:53 +0200370
Arthur Heymans58a89532018-06-12 22:58:19 +0200371#define DIR_ROUTE(x,a,b,c,d) \
372 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
373 ((b) << DIR_IBR) | ((a) << DIR_IAR))
374
375#define RC 0x3400 /* 32bit */
376#define HPTC 0x3404 /* 32bit */
377#define GCS 0x3410 /* 32bit */
378#define BUC 0x3414 /* 32bit */
379#define PCH_DISABLE_GBE (1 << 5)
380#define FD 0x3418 /* 32bit */
381#define DISPBDF 0x3424 /* 16bit */
382#define FD2 0x3428 /* 32bit */
383#define CG 0x341c /* 32bit */
384
385/* Function Disable 1 RCBA 0x3418 */
386#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
387#define PCH_DISABLE_P2P (1 << 1)
388#define PCH_DISABLE_SATA1 (1 << 2)
389#define PCH_DISABLE_SMBUS (1 << 3)
390#define PCH_DISABLE_HD_AUDIO (1 << 4)
391#define PCH_DISABLE_EHCI2 (1 << 13)
392#define PCH_DISABLE_LPC (1 << 14)
393#define PCH_DISABLE_EHCI1 (1 << 15)
394#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
395#define PCH_DISABLE_THERMAL (1 << 24)
396#define PCH_DISABLE_SATA2 (1 << 25)
397#define PCH_DISABLE_XHCI (1 << 27)
398
399/* Function Disable 2 RCBA 0x3428 */
400#define PCH_DISABLE_KT (1 << 4)
401#define PCH_DISABLE_IDER (1 << 3)
402#define PCH_DISABLE_MEI2 (1 << 2)
403#define PCH_DISABLE_MEI1 (1 << 1)
404#define PCH_ENABLE_DBDF (1 << 0)
405
Arthur Heymans39f8a1a2019-10-02 17:13:02 +0200406/* USB Initialization Registers[13:0] */
407#define USBIR0 0x3500 /* 32bit */
408#define USBIR1 0x3504 /* 32bit */
409#define USBIR2 0x3508 /* 32bit */
410#define USBIR3 0x350c /* 32bit */
411#define USBIR4 0x3510 /* 32bit */
412#define USBIR5 0x3514 /* 32bit */
413#define USBIR6 0x3518 /* 32bit */
414#define USBIR7 0x351c /* 32bit */
415#define USBIR8 0x3520 /* 32bit */
416#define USBIR9 0x3524 /* 32bit */
417#define USBIR10 0x3528 /* 32bit */
418#define USBIR11 0x352c /* 32bit */
419#define USBIR12 0x3530 /* 32bit */
420#define USBIR13 0x3534 /* 32bit */
421
422#define USBIRC 0x3564 /* 32bit */
423#define USBIRA 0x3570 /* 32bit */
424#define USBIRB 0x357c /* 32bit */
425
426/* Miscellaneous Control Register */
427#define MISCCTL 0x3590 /* 32bit */
428/* USB Port Disable Override */
429#define USBPDO 0x359c /* 32bit */
430/* USB Overcurrent MAP Register */
431#define USBOCM1 0x35a0 /* 32bit */
432#define USBOCM2 0x35a4 /* 32bit */
433/* Rate Matching Hub Wake Control Register */
434#define RMHWKCTL 0x35b0 /* 32bit */
435
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100436/* ICH7 PMBASE */
437#define PM1_STS 0x00
438#define WAK_STS (1 << 15)
439#define PCIEXPWAK_STS (1 << 14)
440#define PRBTNOR_STS (1 << 11)
441#define RTC_STS (1 << 10)
442#define PWRBTN_STS (1 << 8)
443#define GBL_STS (1 << 5)
444#define BM_STS (1 << 4)
445#define TMROF_STS (1 << 0)
446#define PM1_EN 0x02
447#define PCIEXPWAK_DIS (1 << 14)
448#define RTC_EN (1 << 10)
449#define PWRBTN_EN (1 << 8)
450#define GBL_EN (1 << 5)
451#define TMROF_EN (1 << 0)
452#define PM1_CNT 0x04
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100453#define GBL_RLS (1 << 2)
454#define BM_RLD (1 << 1)
455#define SCI_EN (1 << 0)
456#define PM1_TMR 0x08
457#define PROC_CNT 0x10
458#define LV2 0x14
459#define LV3 0x15
460#define LV4 0x16
461#define PM2_CNT 0x50 // mobile only
462#define GPE0_STS 0x20
463#define PME_B0_STS (1 << 13)
464#define PME_STS (1 << 11)
465#define BATLOW_STS (1 << 10)
466#define PCI_EXP_STS (1 << 9)
467#define RI_STS (1 << 8)
468#define SMB_WAK_STS (1 << 7)
469#define TCOSCI_STS (1 << 6)
470#define SWGPE_STS (1 << 2)
471#define HOT_PLUG_STS (1 << 1)
472#define GPE0_EN 0x28
473#define PME_B0_EN (1 << 13)
474#define PME_EN (1 << 11)
475#define TCOSCI_EN (1 << 6)
476#define SMI_EN 0x30
477#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
478#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
479#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
480#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
481#define MCSMI_EN (1 << 11) // Trap microcontroller range access
482#define BIOS_RLS (1 << 7) // asserts SCI on bit set
483#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
484#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
485#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
486#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
487#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
488#define EOS (1 << 1) // End of SMI (deassert SMI#)
489#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
490#define SMI_STS 0x34
491#define ALT_GP_SMI_EN 0x38
492#define ALT_GP_SMI_STS 0x3a
493#define GPE_CNTL 0x42
494#define DEVACT_STS 0x44
495#define SS_CNT 0x50
496#define C3_RES 0x54
497#define TCO1_STS 0x64
498#define DMISCI_STS (1 << 9)
499#define TCO2_STS 0x66
500
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100501#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
502#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
503#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
504#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
505#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
506#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
507#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
508#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
509#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
510#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
511#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
512#define SPIBAR_FADDR 0x3808 /* SPI flash address */
513#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
514
515#endif /* __ACPI__ */
516#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */