blob: 23eb6cd9233b9fd9a632172f6fc350493b77c76c [file] [log] [blame]
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
22#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
23
24/* PCH types */
25#define PCH_TYPE_CPT 0x1c /* CougarPoint */
26#define PCH_TYPE_PPT 0x1e /* IvyBridge */
27#define PCH_TYPE_MOBILE5 0x3b
28
29/* PCH stepping values for LPC device */
30#define PCH_STEP_A0 0
31#define PCH_STEP_A1 1
32#define PCH_STEP_B0 2
33#define PCH_STEP_B1 3
34#define PCH_STEP_B2 4
35#define PCH_STEP_B3 5
36
37/*
38 * It does not matter where we put the SMBus I/O base, as long as we
39 * keep it consistent and don't interfere with other devices. Stage2
40 * will relocate this anyways.
41 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
42 * again. But handling static BARs is a generic problem that should be
43 * solved in the device allocator.
44 */
45#define SMBUS_IO_BASE 0x0400
46#define SMBUS_SLAVE_ADDR 0x24
47/* TODO Make sure these don't get changed by stage2 */
48#define DEFAULT_GPIOBASE 0x0480
49#define DEFAULT_PMBASE 0x0500
50
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080051#ifndef __ACPI__
52#define DEFAULT_RCBA ((u8 *)0xfed1c000)
53#else
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010054#define DEFAULT_RCBA 0xfed1c000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080055#endif
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010056
57#ifndef __ACPI__
58#define DEBUG_PERIODIC_SMIS 0
59
60#if defined (__SMM__) && !defined(__ASSEMBLER__)
61void intel_pch_finalize_smm(void);
62#endif
63
64#if !defined(__ASSEMBLER__)
65#if !defined(__PRE_RAM__)
66#if !defined(__SMM__)
67#include "chip.h"
68void pch_enable(device_t dev);
69#endif
70int pch_silicon_revision(void);
71int pch_silicon_type(void);
72int pch_silicon_supported(int type, int rev);
73void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020074void gpi_route_interrupt(u8 gpi, u8 mode);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010075#if CONFIG_ELOG
76void pch_log_state(void);
77#endif
78#else /* __PRE_RAM__ */
79void enable_smbus(void);
80void enable_usb_bar(void);
81int smbus_read_byte(unsigned device, unsigned address);
82int smbus_write_byte(unsigned device, unsigned address, u8 data);
83int smbus_block_read(unsigned device, unsigned cmd, u8 bytes, u8 *buf);
84int smbus_block_write(unsigned device, unsigned cmd, u8 bytes, const u8 *buf);
85int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010086void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020087void southbridge_configure_default_intmap(void);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010088#endif
89#endif
90
91#define MAINBOARD_POWER_OFF 0
92#define MAINBOARD_POWER_ON 1
93#define MAINBOARD_POWER_KEEP 2
94
95#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
96#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
97#endif
98
99/* PCI Configuration Space (D30:F0): PCI2PCI */
100#define PSTS 0x06
101#define SMLT 0x1b
102#define SECSTS 0x1e
103#define INTR 0x3c
104#define BCTRL 0x3e
105#define SBR (1 << 6)
106#define SEE (1 << 1)
107#define PERE (1 << 0)
108
109#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
110#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
111#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
112#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
113#define PCH_PCIE_DEV_SLOT 28
114
115/* PCI Configuration Space (D31:F0): LPC */
116#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
117#define SERIRQ_CNTL 0x64
118
119#define GEN_PMCON_1 0xa0
120#define GEN_PMCON_2 0xa2
121#define GEN_PMCON_3 0xa4
122#define ETR3 0xac
123#define ETR3_CWORWRE (1 << 18)
124#define ETR3_CF9GR (1 << 20)
125
126/* GEN_PMCON_3 bits */
127#define RTC_BATTERY_DEAD (1 << 2)
128#define RTC_POWER_FAILED (1 << 1)
129#define SLEEP_AFTER_POWER_FAIL (1 << 0)
130
131#define PMBASE 0x40
132#define ACPI_CNTL 0x44
133#define ACPI_EN (1 << 7)
134#define BIOS_CNTL 0xDC
135#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
136#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200137
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100138#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200139#define GPI_DISABLE 0x00
140#define GPI_IS_SMI 0x01
141#define GPI_IS_SCI 0x02
142#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100143
144#define PIRQA_ROUT 0x60
145#define PIRQB_ROUT 0x61
146#define PIRQC_ROUT 0x62
147#define PIRQD_ROUT 0x63
148#define PIRQE_ROUT 0x68
149#define PIRQF_ROUT 0x69
150#define PIRQG_ROUT 0x6A
151#define PIRQH_ROUT 0x6B
152
153#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
154#define LPC_EN 0x82 /* LPC IF Enables Register */
155#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
156#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
157#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
158#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
159#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
160#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
161#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
162#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
163#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
164#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
165#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
166#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
167#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
168#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
169
170/* PCI Configuration Space (D31:F1): IDE */
171#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
172#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
173#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
174#define INTR_LN 0x3c
175#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
176#define IDE_DECODE_ENABLE (1 << 15)
177#define IDE_SITRE (1 << 14)
178#define IDE_ISP_5_CLOCKS (0 << 12)
179#define IDE_ISP_4_CLOCKS (1 << 12)
180#define IDE_ISP_3_CLOCKS (2 << 12)
181#define IDE_RCT_4_CLOCKS (0 << 8)
182#define IDE_RCT_3_CLOCKS (1 << 8)
183#define IDE_RCT_2_CLOCKS (2 << 8)
184#define IDE_RCT_1_CLOCKS (3 << 8)
185#define IDE_DTE1 (1 << 7)
186#define IDE_PPE1 (1 << 6)
187#define IDE_IE1 (1 << 5)
188#define IDE_TIME1 (1 << 4)
189#define IDE_DTE0 (1 << 3)
190#define IDE_PPE0 (1 << 2)
191#define IDE_IE0 (1 << 1)
192#define IDE_TIME0 (1 << 0)
193#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
194
195#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
196#define IDE_SSDE1 (1 << 3)
197#define IDE_SSDE0 (1 << 2)
198#define IDE_PSDE1 (1 << 1)
199#define IDE_PSDE0 (1 << 0)
200
201#define IDE_SDMA_TIM 0x4a
202
203#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
204#define SIG_MODE_SEC_NORMAL (0 << 18)
205#define SIG_MODE_SEC_TRISTATE (1 << 18)
206#define SIG_MODE_SEC_DRIVELOW (2 << 18)
207#define SIG_MODE_PRI_NORMAL (0 << 16)
208#define SIG_MODE_PRI_TRISTATE (1 << 16)
209#define SIG_MODE_PRI_DRIVELOW (2 << 16)
210#define FAST_SCB1 (1 << 15)
211#define FAST_SCB0 (1 << 14)
212#define FAST_PCB1 (1 << 13)
213#define FAST_PCB0 (1 << 12)
214#define SCB1 (1 << 3)
215#define SCB0 (1 << 2)
216#define PCB1 (1 << 1)
217#define PCB0 (1 << 0)
218
219#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
220#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
221#define SATA_SP 0xd0 /* Scratchpad */
222
223/* SATA IOBP Registers */
224#define SATA_IOBP_SP0G3IR 0xea000151
225#define SATA_IOBP_SP1G3IR 0xea000051
226
227/* PCI Configuration Space (D31:F3): SMBus */
228#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
229#define SMB_BASE 0x20
230#define HOSTC 0x40
231#define SMB_RCV_SLVA 0x09
232
233/* HOSTC bits */
234#define I2C_EN (1 << 2)
235#define SMB_SMI_EN (1 << 1)
236#define HST_EN (1 << 0)
237
238/* SMBus I/O bits. */
239#define SMBHSTSTAT 0x0
240#define SMBHSTCTL 0x2
241#define SMBHSTCMD 0x3
242#define SMBXMITADD 0x4
243#define SMBHSTDAT0 0x5
244#define SMBHSTDAT1 0x6
245#define SMBBLKDAT 0x7
246#define SMBTRNSADD 0x9
247#define SMBSLVDATA 0xa
248#define SMLINK_PIN_CTL 0xe
249#define SMBUS_PIN_CTL 0xf
250
251#define SMBUS_TIMEOUT (10 * 1000 * 100)
252
253
254/* Southbridge IO BARs */
255
256#define GPIOBASE 0x48
257
258#define PMBASE 0x40
259
260/* Root Complex Register Block */
261#define RCBA 0xf0
262
263#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
264#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
265#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
266
267#define RCBA_AND_OR(bits, x, and, or) \
268 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
269#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
270#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
271#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
272#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
273
274#define VCH 0x0000 /* 32bit */
275#define VCAP1 0x0004 /* 32bit */
276#define VCAP2 0x0008 /* 32bit */
277#define PVC 0x000c /* 16bit */
278#define PVS 0x000e /* 16bit */
279
280#define V0CAP 0x0010 /* 32bit */
281#define V0CTL 0x0014 /* 32bit */
282#define V0STS 0x001a /* 16bit */
283
284#define V1CAP 0x001c /* 32bit */
285#define V1CTL 0x0020 /* 32bit */
286#define V1STS 0x0026 /* 16bit */
287
288#define RCTCL 0x0100 /* 32bit */
289#define ESD 0x0104 /* 32bit */
290#define ULD 0x0110 /* 32bit */
291#define ULBA 0x0118 /* 64bit */
292
293#define RP1D 0x0120 /* 32bit */
294#define RP1BA 0x0128 /* 64bit */
295#define RP2D 0x0130 /* 32bit */
296#define RP2BA 0x0138 /* 64bit */
297#define RP3D 0x0140 /* 32bit */
298#define RP3BA 0x0148 /* 64bit */
299#define RP4D 0x0150 /* 32bit */
300#define RP4BA 0x0158 /* 64bit */
301#define HDD 0x0160 /* 32bit */
302#define HDBA 0x0168 /* 64bit */
303#define RP5D 0x0170 /* 32bit */
304#define RP5BA 0x0178 /* 64bit */
305#define RP6D 0x0180 /* 32bit */
306#define RP6BA 0x0188 /* 64bit */
307
308#define RPC 0x0400 /* 32bit */
309#define RPFN 0x0404 /* 32bit */
310
311/* Root Port configuratinon space hide */
312#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
313/* Get the function number assigned to a Root Port */
314#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
315/* Set the function number for a Root Port */
316#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
317/* Root Port function number mask */
318#define RPFN_FNMASK(port) (7 << ((port) * 4))
319
320#define TRSR 0x1e00 /* 8bit */
321#define TRCR 0x1e10 /* 64bit */
322#define TWDR 0x1e18 /* 64bit */
323
324#define IOTR0 0x1e80 /* 64bit */
325#define IOTR1 0x1e88 /* 64bit */
326#define IOTR2 0x1e90 /* 64bit */
327#define IOTR3 0x1e98 /* 64bit */
328
329#define TCTL 0x3000 /* 8bit */
330
331#define NOINT 0
332#define INTA 1
333#define INTB 2
334#define INTC 3
335#define INTD 4
336
337#define DIR_IDR 12 /* Interrupt D Pin Offset */
338#define DIR_ICR 8 /* Interrupt C Pin Offset */
339#define DIR_IBR 4 /* Interrupt B Pin Offset */
340#define DIR_IAR 0 /* Interrupt A Pin Offset */
341
342#define PIRQA 0
343#define PIRQB 1
344#define PIRQC 2
345#define PIRQD 3
346#define PIRQE 4
347#define PIRQF 5
348#define PIRQG 6
349#define PIRQH 7
350
351/* IO Buffer Programming */
352#define IOBPIRI 0x2330
353#define IOBPD 0x2334
354#define IOBPS 0x2338
355#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
356#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
357#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
358
359#define D31IP 0x3100 /* 32bit */
360#define D31IP_TTIP 24 /* Thermal Throttle Pin */
361#define D31IP_SIP2 20 /* SATA Pin 2 */
362#define D31IP_UNKIP 16
363#define D31IP_SMIP 12 /* SMBUS Pin */
364#define D31IP_SIP 8 /* SATA Pin */
365#define D30IP 0x3104 /* 32bit */
366#define D30IP_PIP 0 /* PCI Bridge Pin */
367#define D29IP 0x3108 /* 32bit */
368#define D29IP_E1P 0 /* EHCI #1 Pin */
369#define D28IP 0x310c /* 32bit */
370#define D28IP_P8IP 28 /* PCI Express Port 8 */
371#define D28IP_P7IP 24 /* PCI Express Port 7 */
372#define D28IP_P6IP 20 /* PCI Express Port 6 */
373#define D28IP_P5IP 16 /* PCI Express Port 5 */
374#define D28IP_P4IP 12 /* PCI Express Port 4 */
375#define D28IP_P3IP 8 /* PCI Express Port 3 */
376#define D28IP_P2IP 4 /* PCI Express Port 2 */
377#define D28IP_P1IP 0 /* PCI Express Port 1 */
378#define D27IP 0x3110 /* 32bit */
379#define D27IP_ZIP 0 /* HD Audio Pin */
380#define D26IP 0x3114 /* 32bit */
381#define D26IP_E2P 0 /* EHCI #2 Pin */
382#define D25IP 0x3118 /* 32bit */
383#define D25IP_LIP 0 /* GbE LAN Pin */
384#define D22IP 0x3124 /* 32bit */
385#define D22IP_KTIP 12 /* KT Pin */
386#define D22IP_IDERIP 8 /* IDE-R Pin */
387#define D22IP_MEI2IP 4 /* MEI #2 Pin */
388#define D22IP_MEI1IP 0 /* MEI #1 Pin */
389#define D20IP 0x3128 /* 32bit */
390#define D20IP_XHCIIP 0
391#define D31IR 0x3140 /* 16bit */
392#define D30IR 0x3142 /* 16bit */
393#define D29IR 0x3144 /* 16bit */
394#define D28IR 0x3146 /* 16bit */
395#define D27IR 0x3148 /* 16bit */
396#define D26IR 0x314c /* 16bit */
397#define D25IR 0x3150 /* 16bit */
398#define D22IR 0x315c /* 16bit */
399#define D20IR 0x3160 /* 16bit */
400#define OIC 0x31fe /* 16bit */
401#define SOFT_RESET_CTRL 0x38f4
402#define SOFT_RESET_DATA 0x38f8
403
404#define DIR_ROUTE(x,a,b,c,d) \
405 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
406 ((b) << DIR_IBR) | ((a) << DIR_IAR))
407
408#define RC 0x3400 /* 32bit */
409#define HPTC 0x3404 /* 32bit */
410#define GCS 0x3410 /* 32bit */
411#define BUC 0x3414 /* 32bit */
412#define PCH_DISABLE_GBE (1 << 5)
413#define FD 0x3418 /* 32bit */
414#define DISPBDF 0x3424 /* 16bit */
415#define FD2 0x3428 /* 32bit */
416#define CG 0x341c /* 32bit */
417
418/* Function Disable 1 RCBA 0x3418 */
419#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
420#define PCH_DISABLE_P2P (1 << 1)
421#define PCH_DISABLE_SATA1 (1 << 2)
422#define PCH_DISABLE_SMBUS (1 << 3)
423#define PCH_DISABLE_HD_AUDIO (1 << 4)
424#define PCH_DISABLE_EHCI2 (1 << 13)
425#define PCH_DISABLE_LPC (1 << 14)
426#define PCH_DISABLE_EHCI1 (1 << 15)
427#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
428#define PCH_DISABLE_THERMAL (1 << 24)
429#define PCH_DISABLE_SATA2 (1 << 25)
430#define PCH_DISABLE_XHCI (1 << 27)
431
432/* Function Disable 2 RCBA 0x3428 */
433#define PCH_DISABLE_KT (1 << 4)
434#define PCH_DISABLE_IDER (1 << 3)
435#define PCH_DISABLE_MEI2 (1 << 2)
436#define PCH_DISABLE_MEI1 (1 << 1)
437#define PCH_ENABLE_DBDF (1 << 0)
438
439/* ICH7 GPIOBASE */
440#define GPIO_USE_SEL 0x00
441#define GP_IO_SEL 0x04
442#define GP_LVL 0x0c
443#define GPO_BLINK 0x18
444#define GPI_INV 0x2c
445#define GPIO_USE_SEL2 0x30
446#define GP_IO_SEL2 0x34
447#define GP_LVL2 0x38
448#define GPIO_USE_SEL3 0x40
449#define GP_IO_SEL3 0x44
450#define GP_LVL3 0x48
451#define GP_RST_SEL1 0x60
452#define GP_RST_SEL2 0x64
453#define GP_RST_SEL3 0x68
454
455/* ICH7 PMBASE */
456#define PM1_STS 0x00
457#define WAK_STS (1 << 15)
458#define PCIEXPWAK_STS (1 << 14)
459#define PRBTNOR_STS (1 << 11)
460#define RTC_STS (1 << 10)
461#define PWRBTN_STS (1 << 8)
462#define GBL_STS (1 << 5)
463#define BM_STS (1 << 4)
464#define TMROF_STS (1 << 0)
465#define PM1_EN 0x02
466#define PCIEXPWAK_DIS (1 << 14)
467#define RTC_EN (1 << 10)
468#define PWRBTN_EN (1 << 8)
469#define GBL_EN (1 << 5)
470#define TMROF_EN (1 << 0)
471#define PM1_CNT 0x04
472#define SLP_EN (1 << 13)
473#define SLP_TYP (7 << 10)
474#define SLP_TYP_S0 0
475#define SLP_TYP_S1 1
476#define SLP_TYP_S3 5
477#define SLP_TYP_S4 6
478#define SLP_TYP_S5 7
479#define GBL_RLS (1 << 2)
480#define BM_RLD (1 << 1)
481#define SCI_EN (1 << 0)
482#define PM1_TMR 0x08
483#define PROC_CNT 0x10
484#define LV2 0x14
485#define LV3 0x15
486#define LV4 0x16
487#define PM2_CNT 0x50 // mobile only
488#define GPE0_STS 0x20
489#define PME_B0_STS (1 << 13)
490#define PME_STS (1 << 11)
491#define BATLOW_STS (1 << 10)
492#define PCI_EXP_STS (1 << 9)
493#define RI_STS (1 << 8)
494#define SMB_WAK_STS (1 << 7)
495#define TCOSCI_STS (1 << 6)
496#define SWGPE_STS (1 << 2)
497#define HOT_PLUG_STS (1 << 1)
498#define GPE0_EN 0x28
499#define PME_B0_EN (1 << 13)
500#define PME_EN (1 << 11)
501#define TCOSCI_EN (1 << 6)
502#define SMI_EN 0x30
503#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
504#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
505#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
506#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
507#define MCSMI_EN (1 << 11) // Trap microcontroller range access
508#define BIOS_RLS (1 << 7) // asserts SCI on bit set
509#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
510#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
511#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
512#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
513#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
514#define EOS (1 << 1) // End of SMI (deassert SMI#)
515#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
516#define SMI_STS 0x34
517#define ALT_GP_SMI_EN 0x38
518#define ALT_GP_SMI_STS 0x3a
519#define GPE_CNTL 0x42
520#define DEVACT_STS 0x44
521#define SS_CNT 0x50
522#define C3_RES 0x54
523#define TCO1_STS 0x64
524#define DMISCI_STS (1 << 9)
525#define TCO2_STS 0x66
526
527/*
528 * SPI Opcode Menu setup for SPIBAR lockdown
529 * should support most common flash chips.
530 */
531
532#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
533#define SPI_OPTYPE_0 0x01 /* Write, no address */
534
535#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
536#define SPI_OPTYPE_1 0x03 /* Write, address required */
537
538#define SPI_OPMENU_2 0x03 /* READ: Read Data */
539#define SPI_OPTYPE_2 0x02 /* Read, address required */
540
541#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
542#define SPI_OPTYPE_3 0x00 /* Read, no address */
543
544#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
545#define SPI_OPTYPE_4 0x03 /* Write, address required */
546
547#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
548#define SPI_OPTYPE_5 0x00 /* Read, no address */
549
550#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
551#define SPI_OPTYPE_6 0x03 /* Write, address required */
552
553#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
554#define SPI_OPTYPE_7 0x02 /* Read, address required */
555
556#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
557 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
558#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
559 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
560
561#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
562 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
563 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
564 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
565
566#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
567
568#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
569#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
570#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
571#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
572#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
573#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
574#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
575#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
576#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
577#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
578#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
579#define SPIBAR_FADDR 0x3808 /* SPI flash address */
580#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
581
582#endif /* __ACPI__ */
583#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */