blob: 556b9e0a0b2bffede7c3e0f88737a7bb1484cc90 [file] [log] [blame]
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin78c68432016-07-13 23:23:54 -050020#include <arch/acpi.h>
21
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25#define PCH_TYPE_MOBILE5 0x3b
26
27/* PCH stepping values for LPC device */
28#define PCH_STEP_A0 0
29#define PCH_STEP_A1 1
30#define PCH_STEP_B0 2
31#define PCH_STEP_B1 3
32#define PCH_STEP_B2 4
33#define PCH_STEP_B3 5
34
35/*
36 * It does not matter where we put the SMBus I/O base, as long as we
37 * keep it consistent and don't interfere with other devices. Stage2
38 * will relocate this anyways.
39 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
40 * again. But handling static BARs is a generic problem that should be
41 * solved in the device allocator.
42 */
43#define SMBUS_IO_BASE 0x0400
44#define SMBUS_SLAVE_ADDR 0x24
45/* TODO Make sure these don't get changed by stage2 */
46#define DEFAULT_GPIOBASE 0x0480
47#define DEFAULT_PMBASE 0x0500
48
Arthur Heymans1f2ae912018-06-12 23:48:30 +020049#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020050
51#ifndef __ACPI__
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010052#define DEBUG_PERIODIC_SMIS 0
53
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010054void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010055void enable_smbus(void);
56void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030057
58#if ENV_ROMSTAGE
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010059int smbus_read_byte(unsigned device, unsigned address);
60int smbus_write_byte(unsigned device, unsigned address, u8 data);
61int smbus_block_read(unsigned device, unsigned cmd, u8 bytes, u8 *buf);
62int smbus_block_write(unsigned device, unsigned cmd, u8 bytes, const u8 *buf);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030063#endif
64
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010065void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020066void southbridge_configure_default_intmap(void);
Arthur Heymansf503b602019-09-16 21:00:22 +020067void pch_setup_cir(int chipset_type);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030068
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020069enum current_lookup_idx {
70 IF1_F57 = 0,
71 IF1_F5F,
72 IF1_753,
73 IF1_75F,
74 IF1_14B,
75 IF1_74B,
76 IF1_557,
77 IF1_757,
78 IF1_55F,
79 IF1_54B,
80};
81
82struct southbridge_usb_port {
83 int enabled;
84 enum current_lookup_idx current;
85 int oc_pin;
86};
87void early_usb_init(const struct southbridge_usb_port *portmap);
88
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030089#ifndef __ROMCC__
90#include <device/device.h>
91void pch_enable(struct device *dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010092#endif
93
94#define MAINBOARD_POWER_OFF 0
95#define MAINBOARD_POWER_ON 1
96#define MAINBOARD_POWER_KEEP 2
97
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020098/* PM I/O Space */
99#define UPRWC 0x3c
100#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
101
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100102/* PCI Configuration Space (D30:F0): PCI2PCI */
103#define PSTS 0x06
104#define SMLT 0x1b
105#define SECSTS 0x1e
106#define INTR 0x3c
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100107
108#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
109#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
110#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
111#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
112#define PCH_PCIE_DEV_SLOT 28
113
114/* PCI Configuration Space (D31:F0): LPC */
115#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
116#define SERIRQ_CNTL 0x64
117
118#define GEN_PMCON_1 0xa0
119#define GEN_PMCON_2 0xa2
120#define GEN_PMCON_3 0xa4
121#define ETR3 0xac
122#define ETR3_CWORWRE (1 << 18)
123#define ETR3_CF9GR (1 << 20)
124
Arthur Heymansf503b602019-09-16 21:00:22 +0200125#define CIR4 0xa9
126#define PMIR 0xac
127
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100128/* GEN_PMCON_3 bits */
129#define RTC_BATTERY_DEAD (1 << 2)
130#define RTC_POWER_FAILED (1 << 1)
131#define SLEEP_AFTER_POWER_FAIL (1 << 0)
132
133#define PMBASE 0x40
134#define ACPI_CNTL 0x44
135#define ACPI_EN (1 << 7)
136#define BIOS_CNTL 0xDC
137#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
138#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200139
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100140#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200141#define GPI_DISABLE 0x00
142#define GPI_IS_SMI 0x01
143#define GPI_IS_SCI 0x02
144#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100145
146#define PIRQA_ROUT 0x60
147#define PIRQB_ROUT 0x61
148#define PIRQC_ROUT 0x62
149#define PIRQD_ROUT 0x63
150#define PIRQE_ROUT 0x68
151#define PIRQF_ROUT 0x69
152#define PIRQG_ROUT 0x6A
153#define PIRQH_ROUT 0x6B
154
155#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
156#define LPC_EN 0x82 /* LPC IF Enables Register */
157#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
158#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
159#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
160#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
161#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
162#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
163#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
164#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
165#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
166#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
167#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
168#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
169#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
170#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
171
172/* PCI Configuration Space (D31:F1): IDE */
173#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
174#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
175#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
176#define INTR_LN 0x3c
177#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
178#define IDE_DECODE_ENABLE (1 << 15)
179#define IDE_SITRE (1 << 14)
180#define IDE_ISP_5_CLOCKS (0 << 12)
181#define IDE_ISP_4_CLOCKS (1 << 12)
182#define IDE_ISP_3_CLOCKS (2 << 12)
183#define IDE_RCT_4_CLOCKS (0 << 8)
184#define IDE_RCT_3_CLOCKS (1 << 8)
185#define IDE_RCT_2_CLOCKS (2 << 8)
186#define IDE_RCT_1_CLOCKS (3 << 8)
187#define IDE_DTE1 (1 << 7)
188#define IDE_PPE1 (1 << 6)
189#define IDE_IE1 (1 << 5)
190#define IDE_TIME1 (1 << 4)
191#define IDE_DTE0 (1 << 3)
192#define IDE_PPE0 (1 << 2)
193#define IDE_IE0 (1 << 1)
194#define IDE_TIME0 (1 << 0)
195#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
196
197#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
198#define IDE_SSDE1 (1 << 3)
199#define IDE_SSDE0 (1 << 2)
200#define IDE_PSDE1 (1 << 1)
201#define IDE_PSDE0 (1 << 0)
202
203#define IDE_SDMA_TIM 0x4a
204
205#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
206#define SIG_MODE_SEC_NORMAL (0 << 18)
207#define SIG_MODE_SEC_TRISTATE (1 << 18)
208#define SIG_MODE_SEC_DRIVELOW (2 << 18)
209#define SIG_MODE_PRI_NORMAL (0 << 16)
210#define SIG_MODE_PRI_TRISTATE (1 << 16)
211#define SIG_MODE_PRI_DRIVELOW (2 << 16)
212#define FAST_SCB1 (1 << 15)
213#define FAST_SCB0 (1 << 14)
214#define FAST_PCB1 (1 << 13)
215#define FAST_PCB0 (1 << 12)
216#define SCB1 (1 << 3)
217#define SCB0 (1 << 2)
218#define PCB1 (1 << 1)
219#define PCB0 (1 << 0)
220
221#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
222#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
223#define SATA_SP 0xd0 /* Scratchpad */
224
225/* SATA IOBP Registers */
226#define SATA_IOBP_SP0G3IR 0xea000151
227#define SATA_IOBP_SP1G3IR 0xea000051
228
229/* PCI Configuration Space (D31:F3): SMBus */
230#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
231#define SMB_BASE 0x20
232#define HOSTC 0x40
233#define SMB_RCV_SLVA 0x09
234
235/* HOSTC bits */
236#define I2C_EN (1 << 2)
237#define SMB_SMI_EN (1 << 1)
238#define HST_EN (1 << 0)
239
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100240/* Southbridge IO BARs */
241
242#define GPIOBASE 0x48
243
244#define PMBASE 0x40
245
Arthur Heymans58a89532018-06-12 22:58:19 +0200246#define VCH 0x0000 /* 32bit */
247#define VCAP1 0x0004 /* 32bit */
248#define VCAP2 0x0008 /* 32bit */
249#define PVC 0x000c /* 16bit */
250#define PVS 0x000e /* 16bit */
251
252#define V0CAP 0x0010 /* 32bit */
253#define V0CTL 0x0014 /* 32bit */
254#define V0STS 0x001a /* 16bit */
255
256#define V1CAP 0x001c /* 32bit */
257#define V1CTL 0x0020 /* 32bit */
258#define V1STS 0x0026 /* 16bit */
259
260#define RCTCL 0x0100 /* 32bit */
261#define ESD 0x0104 /* 32bit */
262#define ULD 0x0110 /* 32bit */
263#define ULBA 0x0118 /* 64bit */
264
265#define RP1D 0x0120 /* 32bit */
266#define RP1BA 0x0128 /* 64bit */
267#define RP2D 0x0130 /* 32bit */
268#define RP2BA 0x0138 /* 64bit */
269#define RP3D 0x0140 /* 32bit */
270#define RP3BA 0x0148 /* 64bit */
271#define RP4D 0x0150 /* 32bit */
272#define RP4BA 0x0158 /* 64bit */
273#define HDD 0x0160 /* 32bit */
274#define HDBA 0x0168 /* 64bit */
275#define RP5D 0x0170 /* 32bit */
276#define RP5BA 0x0178 /* 64bit */
277#define RP6D 0x0180 /* 32bit */
278#define RP6BA 0x0188 /* 64bit */
279
280#define RPC 0x0400 /* 32bit */
281#define RPFN 0x0404 /* 32bit */
282
283/* Root Port configuratinon space hide */
284#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
285/* Get the function number assigned to a Root Port */
286#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
287/* Set the function number for a Root Port */
288#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
289/* Root Port function number mask */
290#define RPFN_FNMASK(port) (7 << ((port) * 4))
291
292#define TRSR 0x1e00 /* 8bit */
293#define TRCR 0x1e10 /* 64bit */
294#define TWDR 0x1e18 /* 64bit */
295
296#define IOTR0 0x1e80 /* 64bit */
297#define IOTR1 0x1e88 /* 64bit */
298#define IOTR2 0x1e90 /* 64bit */
299#define IOTR3 0x1e98 /* 64bit */
300
301#define TCTL 0x3000 /* 8bit */
302
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100303#define NOINT 0
304#define INTA 1
305#define INTB 2
306#define INTC 3
307#define INTD 4
308
309#define DIR_IDR 12 /* Interrupt D Pin Offset */
310#define DIR_ICR 8 /* Interrupt C Pin Offset */
311#define DIR_IBR 4 /* Interrupt B Pin Offset */
312#define DIR_IAR 0 /* Interrupt A Pin Offset */
313
314#define PIRQA 0
315#define PIRQB 1
316#define PIRQC 2
317#define PIRQD 3
318#define PIRQE 4
319#define PIRQF 5
320#define PIRQG 6
321#define PIRQH 7
322
323/* IO Buffer Programming */
324#define IOBPIRI 0x2330
325#define IOBPD 0x2334
326#define IOBPS 0x2338
327#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
328#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
329#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
330
Arthur Heymans58a89532018-06-12 22:58:19 +0200331#define D31IP 0x3100 /* 32bit */
332#define D31IP_TTIP 24 /* Thermal Throttle Pin */
333#define D31IP_SIP2 20 /* SATA Pin 2 */
334#define D31IP_UNKIP 16
335#define D31IP_SMIP 12 /* SMBUS Pin */
336#define D31IP_SIP 8 /* SATA Pin */
337#define D30IP 0x3104 /* 32bit */
338#define D30IP_PIP 0 /* PCI Bridge Pin */
339#define D29IP 0x3108 /* 32bit */
340#define D29IP_E1P 0 /* EHCI #1 Pin */
341#define D28IP 0x310c /* 32bit */
342#define D28IP_P8IP 28 /* PCI Express Port 8 */
343#define D28IP_P7IP 24 /* PCI Express Port 7 */
344#define D28IP_P6IP 20 /* PCI Express Port 6 */
345#define D28IP_P5IP 16 /* PCI Express Port 5 */
346#define D28IP_P4IP 12 /* PCI Express Port 4 */
347#define D28IP_P3IP 8 /* PCI Express Port 3 */
348#define D28IP_P2IP 4 /* PCI Express Port 2 */
349#define D28IP_P1IP 0 /* PCI Express Port 1 */
350#define D27IP 0x3110 /* 32bit */
351#define D27IP_ZIP 0 /* HD Audio Pin */
352#define D26IP 0x3114 /* 32bit */
353#define D26IP_E2P 0 /* EHCI #2 Pin */
354#define D25IP 0x3118 /* 32bit */
355#define D25IP_LIP 0 /* GbE LAN Pin */
356#define D22IP 0x3124 /* 32bit */
357#define D22IP_KTIP 12 /* KT Pin */
358#define D22IP_IDERIP 8 /* IDE-R Pin */
359#define D22IP_MEI2IP 4 /* MEI #2 Pin */
360#define D22IP_MEI1IP 0 /* MEI #1 Pin */
361#define D20IP 0x3128 /* 32bit */
362#define D20IP_XHCIIP 0
363#define D31IR 0x3140 /* 16bit */
364#define D30IR 0x3142 /* 16bit */
365#define D29IR 0x3144 /* 16bit */
366#define D28IR 0x3146 /* 16bit */
367#define D27IR 0x3148 /* 16bit */
368#define D26IR 0x314c /* 16bit */
369#define D25IR 0x3150 /* 16bit */
370#define D22IR 0x315c /* 16bit */
371#define D20IR 0x3160 /* 16bit */
372#define OIC 0x31fe /* 16bit */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100373#define SOFT_RESET_CTRL 0x38f4
374#define SOFT_RESET_DATA 0x38f8
375
Angel Pons42b4e4e2019-09-18 10:58:53 +0200376#define PRSTS 0x3310
Arthur Heymansf503b602019-09-16 21:00:22 +0200377#define CIR6 0x2024
378#define CIR7 0x3314
379#define CIR8 0x3324
380#define CIR9 0x3330
381#define CIR10 0x3340
382#define CIR13 0x3350
383#define CIR14 0x3368
384#define CIR15 0x3378
385#define CIR16 0x3388
386#define CIR17 0x33a0
387#define CIR18 0x33a8
388#define CIR19 0x33c0
389#define CIR20 0x33cc
390#define CIR21 0x33d0
391#define CIR22 0x33d4
Angel Pons42b4e4e2019-09-18 10:58:53 +0200392
Arthur Heymans58a89532018-06-12 22:58:19 +0200393#define DIR_ROUTE(x,a,b,c,d) \
394 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
395 ((b) << DIR_IBR) | ((a) << DIR_IAR))
396
397#define RC 0x3400 /* 32bit */
398#define HPTC 0x3404 /* 32bit */
399#define GCS 0x3410 /* 32bit */
400#define BUC 0x3414 /* 32bit */
401#define PCH_DISABLE_GBE (1 << 5)
402#define FD 0x3418 /* 32bit */
403#define DISPBDF 0x3424 /* 16bit */
404#define FD2 0x3428 /* 32bit */
405#define CG 0x341c /* 32bit */
406
407/* Function Disable 1 RCBA 0x3418 */
408#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
409#define PCH_DISABLE_P2P (1 << 1)
410#define PCH_DISABLE_SATA1 (1 << 2)
411#define PCH_DISABLE_SMBUS (1 << 3)
412#define PCH_DISABLE_HD_AUDIO (1 << 4)
413#define PCH_DISABLE_EHCI2 (1 << 13)
414#define PCH_DISABLE_LPC (1 << 14)
415#define PCH_DISABLE_EHCI1 (1 << 15)
416#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
417#define PCH_DISABLE_THERMAL (1 << 24)
418#define PCH_DISABLE_SATA2 (1 << 25)
419#define PCH_DISABLE_XHCI (1 << 27)
420
421/* Function Disable 2 RCBA 0x3428 */
422#define PCH_DISABLE_KT (1 << 4)
423#define PCH_DISABLE_IDER (1 << 3)
424#define PCH_DISABLE_MEI2 (1 << 2)
425#define PCH_DISABLE_MEI1 (1 << 1)
426#define PCH_ENABLE_DBDF (1 << 0)
427
Arthur Heymans39f8a1a2019-10-02 17:13:02 +0200428/* USB Initialization Registers[13:0] */
429#define USBIR0 0x3500 /* 32bit */
430#define USBIR1 0x3504 /* 32bit */
431#define USBIR2 0x3508 /* 32bit */
432#define USBIR3 0x350c /* 32bit */
433#define USBIR4 0x3510 /* 32bit */
434#define USBIR5 0x3514 /* 32bit */
435#define USBIR6 0x3518 /* 32bit */
436#define USBIR7 0x351c /* 32bit */
437#define USBIR8 0x3520 /* 32bit */
438#define USBIR9 0x3524 /* 32bit */
439#define USBIR10 0x3528 /* 32bit */
440#define USBIR11 0x352c /* 32bit */
441#define USBIR12 0x3530 /* 32bit */
442#define USBIR13 0x3534 /* 32bit */
443
444#define USBIRC 0x3564 /* 32bit */
445#define USBIRA 0x3570 /* 32bit */
446#define USBIRB 0x357c /* 32bit */
447
448/* Miscellaneous Control Register */
449#define MISCCTL 0x3590 /* 32bit */
450/* USB Port Disable Override */
451#define USBPDO 0x359c /* 32bit */
452/* USB Overcurrent MAP Register */
453#define USBOCM1 0x35a0 /* 32bit */
454#define USBOCM2 0x35a4 /* 32bit */
455/* Rate Matching Hub Wake Control Register */
456#define RMHWKCTL 0x35b0 /* 32bit */
457
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100458/* ICH7 PMBASE */
459#define PM1_STS 0x00
460#define WAK_STS (1 << 15)
461#define PCIEXPWAK_STS (1 << 14)
462#define PRBTNOR_STS (1 << 11)
463#define RTC_STS (1 << 10)
464#define PWRBTN_STS (1 << 8)
465#define GBL_STS (1 << 5)
466#define BM_STS (1 << 4)
467#define TMROF_STS (1 << 0)
468#define PM1_EN 0x02
469#define PCIEXPWAK_DIS (1 << 14)
470#define RTC_EN (1 << 10)
471#define PWRBTN_EN (1 << 8)
472#define GBL_EN (1 << 5)
473#define TMROF_EN (1 << 0)
474#define PM1_CNT 0x04
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100475#define GBL_RLS (1 << 2)
476#define BM_RLD (1 << 1)
477#define SCI_EN (1 << 0)
478#define PM1_TMR 0x08
479#define PROC_CNT 0x10
480#define LV2 0x14
481#define LV3 0x15
482#define LV4 0x16
483#define PM2_CNT 0x50 // mobile only
484#define GPE0_STS 0x20
485#define PME_B0_STS (1 << 13)
486#define PME_STS (1 << 11)
487#define BATLOW_STS (1 << 10)
488#define PCI_EXP_STS (1 << 9)
489#define RI_STS (1 << 8)
490#define SMB_WAK_STS (1 << 7)
491#define TCOSCI_STS (1 << 6)
492#define SWGPE_STS (1 << 2)
493#define HOT_PLUG_STS (1 << 1)
494#define GPE0_EN 0x28
495#define PME_B0_EN (1 << 13)
496#define PME_EN (1 << 11)
497#define TCOSCI_EN (1 << 6)
498#define SMI_EN 0x30
499#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
500#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
501#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
502#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
503#define MCSMI_EN (1 << 11) // Trap microcontroller range access
504#define BIOS_RLS (1 << 7) // asserts SCI on bit set
505#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
506#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
507#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
508#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
509#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
510#define EOS (1 << 1) // End of SMI (deassert SMI#)
511#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
512#define SMI_STS 0x34
513#define ALT_GP_SMI_EN 0x38
514#define ALT_GP_SMI_STS 0x3a
515#define GPE_CNTL 0x42
516#define DEVACT_STS 0x44
517#define SS_CNT 0x50
518#define C3_RES 0x54
519#define TCO1_STS 0x64
520#define DMISCI_STS (1 << 9)
521#define TCO2_STS 0x66
522
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100523#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
524#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
525#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
526#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
527#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
528#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
529#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
530#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
531#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
532#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
533#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
534#define SPIBAR_FADDR 0x3808 /* SPI flash address */
535#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
536
537#endif /* __ACPI__ */
538#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */