blob: b9632371aca06bdd6de46c70d17b0addf074ebd5 [file] [log] [blame]
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin78c68432016-07-13 23:23:54 -050020#include <arch/acpi.h>
21
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25#define PCH_TYPE_MOBILE5 0x3b
26
27/* PCH stepping values for LPC device */
28#define PCH_STEP_A0 0
29#define PCH_STEP_A1 1
30#define PCH_STEP_B0 2
31#define PCH_STEP_B1 3
32#define PCH_STEP_B2 4
33#define PCH_STEP_B3 5
34
35/*
36 * It does not matter where we put the SMBus I/O base, as long as we
37 * keep it consistent and don't interfere with other devices. Stage2
38 * will relocate this anyways.
39 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
40 * again. But handling static BARs is a generic problem that should be
41 * solved in the device allocator.
42 */
43#define SMBUS_IO_BASE 0x0400
44#define SMBUS_SLAVE_ADDR 0x24
45/* TODO Make sure these don't get changed by stage2 */
46#define DEFAULT_GPIOBASE 0x0480
47#define DEFAULT_PMBASE 0x0500
48
Arthur Heymans1f2ae912018-06-12 23:48:30 +020049#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020050
51#ifndef __ACPI__
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010052#define DEBUG_PERIODIC_SMIS 0
53
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010054void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010055void enable_smbus(void);
56void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030057
58#if ENV_ROMSTAGE
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010059int smbus_read_byte(unsigned device, unsigned address);
60int smbus_write_byte(unsigned device, unsigned address, u8 data);
61int smbus_block_read(unsigned device, unsigned cmd, u8 bytes, u8 *buf);
62int smbus_block_write(unsigned device, unsigned cmd, u8 bytes, const u8 *buf);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030063#endif
64
Arthur Heymans3b452e02019-10-03 09:16:10 +020065void early_pch_init(void);
66
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010067void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020068void southbridge_configure_default_intmap(void);
Arthur Heymansf503b602019-09-16 21:00:22 +020069void pch_setup_cir(int chipset_type);
Arthur Heymanscea4fd92019-10-03 08:54:35 +020070void mainboard_lpc_init(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030071
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020072enum current_lookup_idx {
73 IF1_F57 = 0,
74 IF1_F5F,
75 IF1_753,
76 IF1_75F,
77 IF1_14B,
78 IF1_74B,
79 IF1_557,
80 IF1_757,
81 IF1_55F,
82 IF1_54B,
83};
84
85struct southbridge_usb_port {
86 int enabled;
87 enum current_lookup_idx current;
88 int oc_pin;
89};
Arthur Heymanscea4fd92019-10-03 08:54:35 +020090
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020091void early_usb_init(const struct southbridge_usb_port *portmap);
92
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030093#ifndef __ROMCC__
Arthur Heymanscea4fd92019-10-03 08:54:35 +020094extern const struct southbridge_usb_port mainboard_usb_ports[14];
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030095#include <device/device.h>
96void pch_enable(struct device *dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010097#endif
98
99#define MAINBOARD_POWER_OFF 0
100#define MAINBOARD_POWER_ON 1
101#define MAINBOARD_POWER_KEEP 2
102
Arthur Heymans39f8a1a2019-10-02 17:13:02 +0200103/* PM I/O Space */
104#define UPRWC 0x3c
105#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
106
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100107/* PCI Configuration Space (D30:F0): PCI2PCI */
108#define PSTS 0x06
109#define SMLT 0x1b
110#define SECSTS 0x1e
111#define INTR 0x3c
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100112
113#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
114#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
115#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
116#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
117#define PCH_PCIE_DEV_SLOT 28
118
119/* PCI Configuration Space (D31:F0): LPC */
120#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
121#define SERIRQ_CNTL 0x64
122
123#define GEN_PMCON_1 0xa0
124#define GEN_PMCON_2 0xa2
125#define GEN_PMCON_3 0xa4
126#define ETR3 0xac
127#define ETR3_CWORWRE (1 << 18)
128#define ETR3_CF9GR (1 << 20)
129
Arthur Heymansf503b602019-09-16 21:00:22 +0200130#define CIR4 0xa9
131#define PMIR 0xac
132
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100133/* GEN_PMCON_3 bits */
134#define RTC_BATTERY_DEAD (1 << 2)
135#define RTC_POWER_FAILED (1 << 1)
136#define SLEEP_AFTER_POWER_FAIL (1 << 0)
137
138#define PMBASE 0x40
139#define ACPI_CNTL 0x44
140#define ACPI_EN (1 << 7)
141#define BIOS_CNTL 0xDC
142#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
143#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200144
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100145#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200146#define GPI_DISABLE 0x00
147#define GPI_IS_SMI 0x01
148#define GPI_IS_SCI 0x02
149#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100150
151#define PIRQA_ROUT 0x60
152#define PIRQB_ROUT 0x61
153#define PIRQC_ROUT 0x62
154#define PIRQD_ROUT 0x63
155#define PIRQE_ROUT 0x68
156#define PIRQF_ROUT 0x69
157#define PIRQG_ROUT 0x6A
158#define PIRQH_ROUT 0x6B
159
160#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
161#define LPC_EN 0x82 /* LPC IF Enables Register */
162#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
163#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
164#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
165#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
166#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
167#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
168#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
169#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
170#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
171#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
172#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
173#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
174#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
175#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
176
177/* PCI Configuration Space (D31:F1): IDE */
178#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
179#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
180#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
181#define INTR_LN 0x3c
182#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
183#define IDE_DECODE_ENABLE (1 << 15)
184#define IDE_SITRE (1 << 14)
185#define IDE_ISP_5_CLOCKS (0 << 12)
186#define IDE_ISP_4_CLOCKS (1 << 12)
187#define IDE_ISP_3_CLOCKS (2 << 12)
188#define IDE_RCT_4_CLOCKS (0 << 8)
189#define IDE_RCT_3_CLOCKS (1 << 8)
190#define IDE_RCT_2_CLOCKS (2 << 8)
191#define IDE_RCT_1_CLOCKS (3 << 8)
192#define IDE_DTE1 (1 << 7)
193#define IDE_PPE1 (1 << 6)
194#define IDE_IE1 (1 << 5)
195#define IDE_TIME1 (1 << 4)
196#define IDE_DTE0 (1 << 3)
197#define IDE_PPE0 (1 << 2)
198#define IDE_IE0 (1 << 1)
199#define IDE_TIME0 (1 << 0)
200#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
201
202#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
203#define IDE_SSDE1 (1 << 3)
204#define IDE_SSDE0 (1 << 2)
205#define IDE_PSDE1 (1 << 1)
206#define IDE_PSDE0 (1 << 0)
207
208#define IDE_SDMA_TIM 0x4a
209
210#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
211#define SIG_MODE_SEC_NORMAL (0 << 18)
212#define SIG_MODE_SEC_TRISTATE (1 << 18)
213#define SIG_MODE_SEC_DRIVELOW (2 << 18)
214#define SIG_MODE_PRI_NORMAL (0 << 16)
215#define SIG_MODE_PRI_TRISTATE (1 << 16)
216#define SIG_MODE_PRI_DRIVELOW (2 << 16)
217#define FAST_SCB1 (1 << 15)
218#define FAST_SCB0 (1 << 14)
219#define FAST_PCB1 (1 << 13)
220#define FAST_PCB0 (1 << 12)
221#define SCB1 (1 << 3)
222#define SCB0 (1 << 2)
223#define PCB1 (1 << 1)
224#define PCB0 (1 << 0)
225
226#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
227#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
228#define SATA_SP 0xd0 /* Scratchpad */
229
230/* SATA IOBP Registers */
231#define SATA_IOBP_SP0G3IR 0xea000151
232#define SATA_IOBP_SP1G3IR 0xea000051
233
234/* PCI Configuration Space (D31:F3): SMBus */
235#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
236#define SMB_BASE 0x20
237#define HOSTC 0x40
238#define SMB_RCV_SLVA 0x09
239
240/* HOSTC bits */
241#define I2C_EN (1 << 2)
242#define SMB_SMI_EN (1 << 1)
243#define HST_EN (1 << 0)
244
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100245/* Southbridge IO BARs */
246
247#define GPIOBASE 0x48
248
249#define PMBASE 0x40
250
Arthur Heymans58a89532018-06-12 22:58:19 +0200251#define VCH 0x0000 /* 32bit */
252#define VCAP1 0x0004 /* 32bit */
253#define VCAP2 0x0008 /* 32bit */
254#define PVC 0x000c /* 16bit */
255#define PVS 0x000e /* 16bit */
256
257#define V0CAP 0x0010 /* 32bit */
258#define V0CTL 0x0014 /* 32bit */
259#define V0STS 0x001a /* 16bit */
260
261#define V1CAP 0x001c /* 32bit */
262#define V1CTL 0x0020 /* 32bit */
263#define V1STS 0x0026 /* 16bit */
264
265#define RCTCL 0x0100 /* 32bit */
266#define ESD 0x0104 /* 32bit */
267#define ULD 0x0110 /* 32bit */
268#define ULBA 0x0118 /* 64bit */
269
270#define RP1D 0x0120 /* 32bit */
271#define RP1BA 0x0128 /* 64bit */
272#define RP2D 0x0130 /* 32bit */
273#define RP2BA 0x0138 /* 64bit */
274#define RP3D 0x0140 /* 32bit */
275#define RP3BA 0x0148 /* 64bit */
276#define RP4D 0x0150 /* 32bit */
277#define RP4BA 0x0158 /* 64bit */
278#define HDD 0x0160 /* 32bit */
279#define HDBA 0x0168 /* 64bit */
280#define RP5D 0x0170 /* 32bit */
281#define RP5BA 0x0178 /* 64bit */
282#define RP6D 0x0180 /* 32bit */
283#define RP6BA 0x0188 /* 64bit */
284
285#define RPC 0x0400 /* 32bit */
286#define RPFN 0x0404 /* 32bit */
287
288/* Root Port configuratinon space hide */
289#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
290/* Get the function number assigned to a Root Port */
291#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
292/* Set the function number for a Root Port */
293#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
294/* Root Port function number mask */
295#define RPFN_FNMASK(port) (7 << ((port) * 4))
296
297#define TRSR 0x1e00 /* 8bit */
298#define TRCR 0x1e10 /* 64bit */
299#define TWDR 0x1e18 /* 64bit */
300
301#define IOTR0 0x1e80 /* 64bit */
302#define IOTR1 0x1e88 /* 64bit */
303#define IOTR2 0x1e90 /* 64bit */
304#define IOTR3 0x1e98 /* 64bit */
305
306#define TCTL 0x3000 /* 8bit */
307
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100308#define NOINT 0
309#define INTA 1
310#define INTB 2
311#define INTC 3
312#define INTD 4
313
314#define DIR_IDR 12 /* Interrupt D Pin Offset */
315#define DIR_ICR 8 /* Interrupt C Pin Offset */
316#define DIR_IBR 4 /* Interrupt B Pin Offset */
317#define DIR_IAR 0 /* Interrupt A Pin Offset */
318
319#define PIRQA 0
320#define PIRQB 1
321#define PIRQC 2
322#define PIRQD 3
323#define PIRQE 4
324#define PIRQF 5
325#define PIRQG 6
326#define PIRQH 7
327
328/* IO Buffer Programming */
329#define IOBPIRI 0x2330
330#define IOBPD 0x2334
331#define IOBPS 0x2338
332#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
333#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
334#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
335
Arthur Heymans58a89532018-06-12 22:58:19 +0200336#define D31IP 0x3100 /* 32bit */
337#define D31IP_TTIP 24 /* Thermal Throttle Pin */
338#define D31IP_SIP2 20 /* SATA Pin 2 */
339#define D31IP_UNKIP 16
340#define D31IP_SMIP 12 /* SMBUS Pin */
341#define D31IP_SIP 8 /* SATA Pin */
342#define D30IP 0x3104 /* 32bit */
343#define D30IP_PIP 0 /* PCI Bridge Pin */
344#define D29IP 0x3108 /* 32bit */
345#define D29IP_E1P 0 /* EHCI #1 Pin */
346#define D28IP 0x310c /* 32bit */
347#define D28IP_P8IP 28 /* PCI Express Port 8 */
348#define D28IP_P7IP 24 /* PCI Express Port 7 */
349#define D28IP_P6IP 20 /* PCI Express Port 6 */
350#define D28IP_P5IP 16 /* PCI Express Port 5 */
351#define D28IP_P4IP 12 /* PCI Express Port 4 */
352#define D28IP_P3IP 8 /* PCI Express Port 3 */
353#define D28IP_P2IP 4 /* PCI Express Port 2 */
354#define D28IP_P1IP 0 /* PCI Express Port 1 */
355#define D27IP 0x3110 /* 32bit */
356#define D27IP_ZIP 0 /* HD Audio Pin */
357#define D26IP 0x3114 /* 32bit */
358#define D26IP_E2P 0 /* EHCI #2 Pin */
359#define D25IP 0x3118 /* 32bit */
360#define D25IP_LIP 0 /* GbE LAN Pin */
361#define D22IP 0x3124 /* 32bit */
362#define D22IP_KTIP 12 /* KT Pin */
363#define D22IP_IDERIP 8 /* IDE-R Pin */
364#define D22IP_MEI2IP 4 /* MEI #2 Pin */
365#define D22IP_MEI1IP 0 /* MEI #1 Pin */
366#define D20IP 0x3128 /* 32bit */
367#define D20IP_XHCIIP 0
368#define D31IR 0x3140 /* 16bit */
369#define D30IR 0x3142 /* 16bit */
370#define D29IR 0x3144 /* 16bit */
371#define D28IR 0x3146 /* 16bit */
372#define D27IR 0x3148 /* 16bit */
373#define D26IR 0x314c /* 16bit */
374#define D25IR 0x3150 /* 16bit */
375#define D22IR 0x315c /* 16bit */
376#define D20IR 0x3160 /* 16bit */
377#define OIC 0x31fe /* 16bit */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100378#define SOFT_RESET_CTRL 0x38f4
379#define SOFT_RESET_DATA 0x38f8
380
Angel Pons42b4e4e2019-09-18 10:58:53 +0200381#define PRSTS 0x3310
Arthur Heymansf503b602019-09-16 21:00:22 +0200382#define CIR6 0x2024
383#define CIR7 0x3314
384#define CIR8 0x3324
385#define CIR9 0x3330
386#define CIR10 0x3340
387#define CIR13 0x3350
388#define CIR14 0x3368
389#define CIR15 0x3378
390#define CIR16 0x3388
391#define CIR17 0x33a0
392#define CIR18 0x33a8
393#define CIR19 0x33c0
394#define CIR20 0x33cc
395#define CIR21 0x33d0
396#define CIR22 0x33d4
Angel Pons42b4e4e2019-09-18 10:58:53 +0200397
Arthur Heymans58a89532018-06-12 22:58:19 +0200398#define DIR_ROUTE(x,a,b,c,d) \
399 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
400 ((b) << DIR_IBR) | ((a) << DIR_IAR))
401
402#define RC 0x3400 /* 32bit */
403#define HPTC 0x3404 /* 32bit */
404#define GCS 0x3410 /* 32bit */
405#define BUC 0x3414 /* 32bit */
406#define PCH_DISABLE_GBE (1 << 5)
407#define FD 0x3418 /* 32bit */
408#define DISPBDF 0x3424 /* 16bit */
409#define FD2 0x3428 /* 32bit */
410#define CG 0x341c /* 32bit */
411
412/* Function Disable 1 RCBA 0x3418 */
413#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
414#define PCH_DISABLE_P2P (1 << 1)
415#define PCH_DISABLE_SATA1 (1 << 2)
416#define PCH_DISABLE_SMBUS (1 << 3)
417#define PCH_DISABLE_HD_AUDIO (1 << 4)
418#define PCH_DISABLE_EHCI2 (1 << 13)
419#define PCH_DISABLE_LPC (1 << 14)
420#define PCH_DISABLE_EHCI1 (1 << 15)
421#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
422#define PCH_DISABLE_THERMAL (1 << 24)
423#define PCH_DISABLE_SATA2 (1 << 25)
424#define PCH_DISABLE_XHCI (1 << 27)
425
426/* Function Disable 2 RCBA 0x3428 */
427#define PCH_DISABLE_KT (1 << 4)
428#define PCH_DISABLE_IDER (1 << 3)
429#define PCH_DISABLE_MEI2 (1 << 2)
430#define PCH_DISABLE_MEI1 (1 << 1)
431#define PCH_ENABLE_DBDF (1 << 0)
432
Arthur Heymans39f8a1a2019-10-02 17:13:02 +0200433/* USB Initialization Registers[13:0] */
434#define USBIR0 0x3500 /* 32bit */
435#define USBIR1 0x3504 /* 32bit */
436#define USBIR2 0x3508 /* 32bit */
437#define USBIR3 0x350c /* 32bit */
438#define USBIR4 0x3510 /* 32bit */
439#define USBIR5 0x3514 /* 32bit */
440#define USBIR6 0x3518 /* 32bit */
441#define USBIR7 0x351c /* 32bit */
442#define USBIR8 0x3520 /* 32bit */
443#define USBIR9 0x3524 /* 32bit */
444#define USBIR10 0x3528 /* 32bit */
445#define USBIR11 0x352c /* 32bit */
446#define USBIR12 0x3530 /* 32bit */
447#define USBIR13 0x3534 /* 32bit */
448
449#define USBIRC 0x3564 /* 32bit */
450#define USBIRA 0x3570 /* 32bit */
451#define USBIRB 0x357c /* 32bit */
452
453/* Miscellaneous Control Register */
454#define MISCCTL 0x3590 /* 32bit */
455/* USB Port Disable Override */
456#define USBPDO 0x359c /* 32bit */
457/* USB Overcurrent MAP Register */
458#define USBOCM1 0x35a0 /* 32bit */
459#define USBOCM2 0x35a4 /* 32bit */
460/* Rate Matching Hub Wake Control Register */
461#define RMHWKCTL 0x35b0 /* 32bit */
462
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100463/* ICH7 PMBASE */
464#define PM1_STS 0x00
465#define WAK_STS (1 << 15)
466#define PCIEXPWAK_STS (1 << 14)
467#define PRBTNOR_STS (1 << 11)
468#define RTC_STS (1 << 10)
469#define PWRBTN_STS (1 << 8)
470#define GBL_STS (1 << 5)
471#define BM_STS (1 << 4)
472#define TMROF_STS (1 << 0)
473#define PM1_EN 0x02
474#define PCIEXPWAK_DIS (1 << 14)
475#define RTC_EN (1 << 10)
476#define PWRBTN_EN (1 << 8)
477#define GBL_EN (1 << 5)
478#define TMROF_EN (1 << 0)
479#define PM1_CNT 0x04
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100480#define GBL_RLS (1 << 2)
481#define BM_RLD (1 << 1)
482#define SCI_EN (1 << 0)
483#define PM1_TMR 0x08
484#define PROC_CNT 0x10
485#define LV2 0x14
486#define LV3 0x15
487#define LV4 0x16
488#define PM2_CNT 0x50 // mobile only
489#define GPE0_STS 0x20
490#define PME_B0_STS (1 << 13)
491#define PME_STS (1 << 11)
492#define BATLOW_STS (1 << 10)
493#define PCI_EXP_STS (1 << 9)
494#define RI_STS (1 << 8)
495#define SMB_WAK_STS (1 << 7)
496#define TCOSCI_STS (1 << 6)
497#define SWGPE_STS (1 << 2)
498#define HOT_PLUG_STS (1 << 1)
499#define GPE0_EN 0x28
500#define PME_B0_EN (1 << 13)
501#define PME_EN (1 << 11)
502#define TCOSCI_EN (1 << 6)
503#define SMI_EN 0x30
504#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
505#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
506#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
507#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
508#define MCSMI_EN (1 << 11) // Trap microcontroller range access
509#define BIOS_RLS (1 << 7) // asserts SCI on bit set
510#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
511#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
512#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
513#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
514#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
515#define EOS (1 << 1) // End of SMI (deassert SMI#)
516#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
517#define SMI_STS 0x34
518#define ALT_GP_SMI_EN 0x38
519#define ALT_GP_SMI_STS 0x3a
520#define GPE_CNTL 0x42
521#define DEVACT_STS 0x44
522#define SS_CNT 0x50
523#define C3_RES 0x54
524#define TCO1_STS 0x64
525#define DMISCI_STS (1 << 9)
526#define TCO2_STS 0x66
527
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100528#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
529#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
530#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
531#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
532#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
533#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
534#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
535#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
536#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
537#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
538#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
539#define SPIBAR_FADDR 0x3808 /* SPI flash address */
540#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
541
542#endif /* __ACPI__ */
543#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */