blob: e7cc9d2c7c06203934144b235920f9e225701698 [file] [log] [blame]
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Aaron Durbin78c68432016-07-13 23:23:54 -050020#include <arch/acpi.h>
21
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010022/* PCH types */
23#define PCH_TYPE_CPT 0x1c /* CougarPoint */
24#define PCH_TYPE_PPT 0x1e /* IvyBridge */
25#define PCH_TYPE_MOBILE5 0x3b
26
27/* PCH stepping values for LPC device */
28#define PCH_STEP_A0 0
29#define PCH_STEP_A1 1
30#define PCH_STEP_B0 2
31#define PCH_STEP_B1 3
32#define PCH_STEP_B2 4
33#define PCH_STEP_B3 5
34
35/*
36 * It does not matter where we put the SMBus I/O base, as long as we
37 * keep it consistent and don't interfere with other devices. Stage2
38 * will relocate this anyways.
39 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
40 * again. But handling static BARs is a generic problem that should be
41 * solved in the device allocator.
42 */
43#define SMBUS_IO_BASE 0x0400
44#define SMBUS_SLAVE_ADDR 0x24
45/* TODO Make sure these don't get changed by stage2 */
46#define DEFAULT_GPIOBASE 0x0480
47#define DEFAULT_PMBASE 0x0500
48
Arthur Heymans1f2ae912018-06-12 23:48:30 +020049#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020050
51#ifndef __ACPI__
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010052#define DEBUG_PERIODIC_SMIS 0
53
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010054int pch_silicon_revision(void);
55int pch_silicon_type(void);
56int pch_silicon_supported(int type, int rev);
57void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010058void enable_smbus(void);
59void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030060
61#if ENV_ROMSTAGE
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010062int smbus_read_byte(unsigned device, unsigned address);
63int smbus_write_byte(unsigned device, unsigned address, u8 data);
64int smbus_block_read(unsigned device, unsigned cmd, u8 bytes, u8 *buf);
65int smbus_block_write(unsigned device, unsigned cmd, u8 bytes, const u8 *buf);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030066#endif
67
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010068void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020069void southbridge_configure_default_intmap(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030070
71#ifndef __ROMCC__
72#include <device/device.h>
73void pch_enable(struct device *dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010074#endif
75
76#define MAINBOARD_POWER_OFF 0
77#define MAINBOARD_POWER_ON 1
78#define MAINBOARD_POWER_KEEP 2
79
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010080/* PCI Configuration Space (D30:F0): PCI2PCI */
81#define PSTS 0x06
82#define SMLT 0x1b
83#define SECSTS 0x1e
84#define INTR 0x3c
85#define BCTRL 0x3e
86#define SBR (1 << 6)
87#define SEE (1 << 1)
88#define PERE (1 << 0)
89
90#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
91#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
92#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
93#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
94#define PCH_PCIE_DEV_SLOT 28
95
96/* PCI Configuration Space (D31:F0): LPC */
97#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
98#define SERIRQ_CNTL 0x64
99
100#define GEN_PMCON_1 0xa0
101#define GEN_PMCON_2 0xa2
102#define GEN_PMCON_3 0xa4
103#define ETR3 0xac
104#define ETR3_CWORWRE (1 << 18)
105#define ETR3_CF9GR (1 << 20)
106
107/* GEN_PMCON_3 bits */
108#define RTC_BATTERY_DEAD (1 << 2)
109#define RTC_POWER_FAILED (1 << 1)
110#define SLEEP_AFTER_POWER_FAIL (1 << 0)
111
112#define PMBASE 0x40
113#define ACPI_CNTL 0x44
114#define ACPI_EN (1 << 7)
115#define BIOS_CNTL 0xDC
116#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
117#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200118
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100119#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200120#define GPI_DISABLE 0x00
121#define GPI_IS_SMI 0x01
122#define GPI_IS_SCI 0x02
123#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100124
125#define PIRQA_ROUT 0x60
126#define PIRQB_ROUT 0x61
127#define PIRQC_ROUT 0x62
128#define PIRQD_ROUT 0x63
129#define PIRQE_ROUT 0x68
130#define PIRQF_ROUT 0x69
131#define PIRQG_ROUT 0x6A
132#define PIRQH_ROUT 0x6B
133
134#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
135#define LPC_EN 0x82 /* LPC IF Enables Register */
136#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
137#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
138#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
139#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
140#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
141#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
142#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
143#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
144#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
145#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
146#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
147#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
148#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
149#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
150
151/* PCI Configuration Space (D31:F1): IDE */
152#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
153#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
154#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
155#define INTR_LN 0x3c
156#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
157#define IDE_DECODE_ENABLE (1 << 15)
158#define IDE_SITRE (1 << 14)
159#define IDE_ISP_5_CLOCKS (0 << 12)
160#define IDE_ISP_4_CLOCKS (1 << 12)
161#define IDE_ISP_3_CLOCKS (2 << 12)
162#define IDE_RCT_4_CLOCKS (0 << 8)
163#define IDE_RCT_3_CLOCKS (1 << 8)
164#define IDE_RCT_2_CLOCKS (2 << 8)
165#define IDE_RCT_1_CLOCKS (3 << 8)
166#define IDE_DTE1 (1 << 7)
167#define IDE_PPE1 (1 << 6)
168#define IDE_IE1 (1 << 5)
169#define IDE_TIME1 (1 << 4)
170#define IDE_DTE0 (1 << 3)
171#define IDE_PPE0 (1 << 2)
172#define IDE_IE0 (1 << 1)
173#define IDE_TIME0 (1 << 0)
174#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
175
176#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
177#define IDE_SSDE1 (1 << 3)
178#define IDE_SSDE0 (1 << 2)
179#define IDE_PSDE1 (1 << 1)
180#define IDE_PSDE0 (1 << 0)
181
182#define IDE_SDMA_TIM 0x4a
183
184#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
185#define SIG_MODE_SEC_NORMAL (0 << 18)
186#define SIG_MODE_SEC_TRISTATE (1 << 18)
187#define SIG_MODE_SEC_DRIVELOW (2 << 18)
188#define SIG_MODE_PRI_NORMAL (0 << 16)
189#define SIG_MODE_PRI_TRISTATE (1 << 16)
190#define SIG_MODE_PRI_DRIVELOW (2 << 16)
191#define FAST_SCB1 (1 << 15)
192#define FAST_SCB0 (1 << 14)
193#define FAST_PCB1 (1 << 13)
194#define FAST_PCB0 (1 << 12)
195#define SCB1 (1 << 3)
196#define SCB0 (1 << 2)
197#define PCB1 (1 << 1)
198#define PCB0 (1 << 0)
199
200#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
201#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
202#define SATA_SP 0xd0 /* Scratchpad */
203
204/* SATA IOBP Registers */
205#define SATA_IOBP_SP0G3IR 0xea000151
206#define SATA_IOBP_SP1G3IR 0xea000051
207
208/* PCI Configuration Space (D31:F3): SMBus */
209#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
210#define SMB_BASE 0x20
211#define HOSTC 0x40
212#define SMB_RCV_SLVA 0x09
213
214/* HOSTC bits */
215#define I2C_EN (1 << 2)
216#define SMB_SMI_EN (1 << 1)
217#define HST_EN (1 << 0)
218
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100219/* Southbridge IO BARs */
220
221#define GPIOBASE 0x48
222
223#define PMBASE 0x40
224
Arthur Heymans58a89532018-06-12 22:58:19 +0200225#define VCH 0x0000 /* 32bit */
226#define VCAP1 0x0004 /* 32bit */
227#define VCAP2 0x0008 /* 32bit */
228#define PVC 0x000c /* 16bit */
229#define PVS 0x000e /* 16bit */
230
231#define V0CAP 0x0010 /* 32bit */
232#define V0CTL 0x0014 /* 32bit */
233#define V0STS 0x001a /* 16bit */
234
235#define V1CAP 0x001c /* 32bit */
236#define V1CTL 0x0020 /* 32bit */
237#define V1STS 0x0026 /* 16bit */
238
239#define RCTCL 0x0100 /* 32bit */
240#define ESD 0x0104 /* 32bit */
241#define ULD 0x0110 /* 32bit */
242#define ULBA 0x0118 /* 64bit */
243
244#define RP1D 0x0120 /* 32bit */
245#define RP1BA 0x0128 /* 64bit */
246#define RP2D 0x0130 /* 32bit */
247#define RP2BA 0x0138 /* 64bit */
248#define RP3D 0x0140 /* 32bit */
249#define RP3BA 0x0148 /* 64bit */
250#define RP4D 0x0150 /* 32bit */
251#define RP4BA 0x0158 /* 64bit */
252#define HDD 0x0160 /* 32bit */
253#define HDBA 0x0168 /* 64bit */
254#define RP5D 0x0170 /* 32bit */
255#define RP5BA 0x0178 /* 64bit */
256#define RP6D 0x0180 /* 32bit */
257#define RP6BA 0x0188 /* 64bit */
258
259#define RPC 0x0400 /* 32bit */
260#define RPFN 0x0404 /* 32bit */
261
262/* Root Port configuratinon space hide */
263#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
264/* Get the function number assigned to a Root Port */
265#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
266/* Set the function number for a Root Port */
267#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
268/* Root Port function number mask */
269#define RPFN_FNMASK(port) (7 << ((port) * 4))
270
271#define TRSR 0x1e00 /* 8bit */
272#define TRCR 0x1e10 /* 64bit */
273#define TWDR 0x1e18 /* 64bit */
274
275#define IOTR0 0x1e80 /* 64bit */
276#define IOTR1 0x1e88 /* 64bit */
277#define IOTR2 0x1e90 /* 64bit */
278#define IOTR3 0x1e98 /* 64bit */
279
280#define TCTL 0x3000 /* 8bit */
281
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100282#define NOINT 0
283#define INTA 1
284#define INTB 2
285#define INTC 3
286#define INTD 4
287
288#define DIR_IDR 12 /* Interrupt D Pin Offset */
289#define DIR_ICR 8 /* Interrupt C Pin Offset */
290#define DIR_IBR 4 /* Interrupt B Pin Offset */
291#define DIR_IAR 0 /* Interrupt A Pin Offset */
292
293#define PIRQA 0
294#define PIRQB 1
295#define PIRQC 2
296#define PIRQD 3
297#define PIRQE 4
298#define PIRQF 5
299#define PIRQG 6
300#define PIRQH 7
301
302/* IO Buffer Programming */
303#define IOBPIRI 0x2330
304#define IOBPD 0x2334
305#define IOBPS 0x2338
306#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
307#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
308#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
309
Arthur Heymans58a89532018-06-12 22:58:19 +0200310#define D31IP 0x3100 /* 32bit */
311#define D31IP_TTIP 24 /* Thermal Throttle Pin */
312#define D31IP_SIP2 20 /* SATA Pin 2 */
313#define D31IP_UNKIP 16
314#define D31IP_SMIP 12 /* SMBUS Pin */
315#define D31IP_SIP 8 /* SATA Pin */
316#define D30IP 0x3104 /* 32bit */
317#define D30IP_PIP 0 /* PCI Bridge Pin */
318#define D29IP 0x3108 /* 32bit */
319#define D29IP_E1P 0 /* EHCI #1 Pin */
320#define D28IP 0x310c /* 32bit */
321#define D28IP_P8IP 28 /* PCI Express Port 8 */
322#define D28IP_P7IP 24 /* PCI Express Port 7 */
323#define D28IP_P6IP 20 /* PCI Express Port 6 */
324#define D28IP_P5IP 16 /* PCI Express Port 5 */
325#define D28IP_P4IP 12 /* PCI Express Port 4 */
326#define D28IP_P3IP 8 /* PCI Express Port 3 */
327#define D28IP_P2IP 4 /* PCI Express Port 2 */
328#define D28IP_P1IP 0 /* PCI Express Port 1 */
329#define D27IP 0x3110 /* 32bit */
330#define D27IP_ZIP 0 /* HD Audio Pin */
331#define D26IP 0x3114 /* 32bit */
332#define D26IP_E2P 0 /* EHCI #2 Pin */
333#define D25IP 0x3118 /* 32bit */
334#define D25IP_LIP 0 /* GbE LAN Pin */
335#define D22IP 0x3124 /* 32bit */
336#define D22IP_KTIP 12 /* KT Pin */
337#define D22IP_IDERIP 8 /* IDE-R Pin */
338#define D22IP_MEI2IP 4 /* MEI #2 Pin */
339#define D22IP_MEI1IP 0 /* MEI #1 Pin */
340#define D20IP 0x3128 /* 32bit */
341#define D20IP_XHCIIP 0
342#define D31IR 0x3140 /* 16bit */
343#define D30IR 0x3142 /* 16bit */
344#define D29IR 0x3144 /* 16bit */
345#define D28IR 0x3146 /* 16bit */
346#define D27IR 0x3148 /* 16bit */
347#define D26IR 0x314c /* 16bit */
348#define D25IR 0x3150 /* 16bit */
349#define D22IR 0x315c /* 16bit */
350#define D20IR 0x3160 /* 16bit */
351#define OIC 0x31fe /* 16bit */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100352#define SOFT_RESET_CTRL 0x38f4
353#define SOFT_RESET_DATA 0x38f8
354
Angel Pons42b4e4e2019-09-18 10:58:53 +0200355#define PRSTS 0x3310
356
Arthur Heymans58a89532018-06-12 22:58:19 +0200357#define DIR_ROUTE(x,a,b,c,d) \
358 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
359 ((b) << DIR_IBR) | ((a) << DIR_IAR))
360
361#define RC 0x3400 /* 32bit */
362#define HPTC 0x3404 /* 32bit */
363#define GCS 0x3410 /* 32bit */
364#define BUC 0x3414 /* 32bit */
365#define PCH_DISABLE_GBE (1 << 5)
366#define FD 0x3418 /* 32bit */
367#define DISPBDF 0x3424 /* 16bit */
368#define FD2 0x3428 /* 32bit */
369#define CG 0x341c /* 32bit */
370
371/* Function Disable 1 RCBA 0x3418 */
372#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
373#define PCH_DISABLE_P2P (1 << 1)
374#define PCH_DISABLE_SATA1 (1 << 2)
375#define PCH_DISABLE_SMBUS (1 << 3)
376#define PCH_DISABLE_HD_AUDIO (1 << 4)
377#define PCH_DISABLE_EHCI2 (1 << 13)
378#define PCH_DISABLE_LPC (1 << 14)
379#define PCH_DISABLE_EHCI1 (1 << 15)
380#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
381#define PCH_DISABLE_THERMAL (1 << 24)
382#define PCH_DISABLE_SATA2 (1 << 25)
383#define PCH_DISABLE_XHCI (1 << 27)
384
385/* Function Disable 2 RCBA 0x3428 */
386#define PCH_DISABLE_KT (1 << 4)
387#define PCH_DISABLE_IDER (1 << 3)
388#define PCH_DISABLE_MEI2 (1 << 2)
389#define PCH_DISABLE_MEI1 (1 << 1)
390#define PCH_ENABLE_DBDF (1 << 0)
391
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100392/* ICH7 PMBASE */
393#define PM1_STS 0x00
394#define WAK_STS (1 << 15)
395#define PCIEXPWAK_STS (1 << 14)
396#define PRBTNOR_STS (1 << 11)
397#define RTC_STS (1 << 10)
398#define PWRBTN_STS (1 << 8)
399#define GBL_STS (1 << 5)
400#define BM_STS (1 << 4)
401#define TMROF_STS (1 << 0)
402#define PM1_EN 0x02
403#define PCIEXPWAK_DIS (1 << 14)
404#define RTC_EN (1 << 10)
405#define PWRBTN_EN (1 << 8)
406#define GBL_EN (1 << 5)
407#define TMROF_EN (1 << 0)
408#define PM1_CNT 0x04
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100409#define GBL_RLS (1 << 2)
410#define BM_RLD (1 << 1)
411#define SCI_EN (1 << 0)
412#define PM1_TMR 0x08
413#define PROC_CNT 0x10
414#define LV2 0x14
415#define LV3 0x15
416#define LV4 0x16
417#define PM2_CNT 0x50 // mobile only
418#define GPE0_STS 0x20
419#define PME_B0_STS (1 << 13)
420#define PME_STS (1 << 11)
421#define BATLOW_STS (1 << 10)
422#define PCI_EXP_STS (1 << 9)
423#define RI_STS (1 << 8)
424#define SMB_WAK_STS (1 << 7)
425#define TCOSCI_STS (1 << 6)
426#define SWGPE_STS (1 << 2)
427#define HOT_PLUG_STS (1 << 1)
428#define GPE0_EN 0x28
429#define PME_B0_EN (1 << 13)
430#define PME_EN (1 << 11)
431#define TCOSCI_EN (1 << 6)
432#define SMI_EN 0x30
433#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
434#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
435#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
436#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
437#define MCSMI_EN (1 << 11) // Trap microcontroller range access
438#define BIOS_RLS (1 << 7) // asserts SCI on bit set
439#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
440#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
441#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
442#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
443#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
444#define EOS (1 << 1) // End of SMI (deassert SMI#)
445#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
446#define SMI_STS 0x34
447#define ALT_GP_SMI_EN 0x38
448#define ALT_GP_SMI_STS 0x3a
449#define GPE_CNTL 0x42
450#define DEVACT_STS 0x44
451#define SS_CNT 0x50
452#define C3_RES 0x54
453#define TCO1_STS 0x64
454#define DMISCI_STS (1 << 9)
455#define TCO2_STS 0x66
456
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100457#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
458#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
459#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
460#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
461#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
462#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
463#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
464#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
465#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
466#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
467#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
468#define SPIBAR_FADDR 0x3808 /* SPI flash address */
469#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
470
471#endif /* __ACPI__ */
472#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */