blob: 7e8306cce3e36877d9e994a37ea6d8a2a3c93b7d [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01003
4#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
5#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
6
Furquan Shaikh76cedd22020-05-02 10:24:23 -07007#include <acpi/acpi.h>
Aaron Durbin78c68432016-07-13 23:23:54 -05008
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01009/* PCH types */
10#define PCH_TYPE_CPT 0x1c /* CougarPoint */
11#define PCH_TYPE_PPT 0x1e /* IvyBridge */
12#define PCH_TYPE_MOBILE5 0x3b
13
14/* PCH stepping values for LPC device */
15#define PCH_STEP_A0 0
16#define PCH_STEP_A1 1
17#define PCH_STEP_B0 2
18#define PCH_STEP_B1 3
19#define PCH_STEP_B2 4
20#define PCH_STEP_B3 5
21
22/*
23 * It does not matter where we put the SMBus I/O base, as long as we
24 * keep it consistent and don't interfere with other devices. Stage2
25 * will relocate this anyways.
26 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
27 * again. But handling static BARs is a generic problem that should be
28 * solved in the device allocator.
29 */
30#define SMBUS_IO_BASE 0x0400
31#define SMBUS_SLAVE_ADDR 0x24
32/* TODO Make sure these don't get changed by stage2 */
33#define DEFAULT_GPIOBASE 0x0480
34#define DEFAULT_PMBASE 0x0500
35
Arthur Heymans1f2ae912018-06-12 23:48:30 +020036#include <southbridge/intel/common/rcba.h>
Arthur Heymans58a89532018-06-12 22:58:19 +020037
38#ifndef __ACPI__
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010039#define DEBUG_PERIODIC_SMIS 0
40
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010041void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010042void enable_usb_bar(void);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030043
44#if ENV_ROMSTAGE
Martin Rothff744bf2019-10-23 21:46:03 -060045int smbus_read_byte(unsigned int device, unsigned int address);
46int smbus_write_byte(unsigned int device, unsigned int address, u8 data);
47int smbus_block_read(unsigned int device, unsigned int cmd, u8 bytes, u8 *buf);
48int smbus_block_write(unsigned int device, unsigned int cmd, u8 bytes, const u8 *buf);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030049#endif
50
Arthur Heymans3b452e02019-10-03 09:16:10 +020051void early_pch_init(void);
52
Vladimir Serbinenko1cd937b2014-01-09 23:41:48 +010053void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020054void southbridge_configure_default_intmap(void);
Arthur Heymansf503b602019-09-16 21:00:22 +020055void pch_setup_cir(int chipset_type);
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030056
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020057enum current_lookup_idx {
58 IF1_F57 = 0,
59 IF1_F5F,
60 IF1_753,
61 IF1_75F,
62 IF1_14B,
63 IF1_74B,
64 IF1_557,
65 IF1_757,
66 IF1_55F,
67 IF1_54B,
68};
69
70struct southbridge_usb_port {
71 int enabled;
72 enum current_lookup_idx current;
73 int oc_pin;
74};
Arthur Heymanscea4fd92019-10-03 08:54:35 +020075
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020076void early_usb_init(const struct southbridge_usb_port *portmap);
77
Arthur Heymanscea4fd92019-10-03 08:54:35 +020078extern const struct southbridge_usb_port mainboard_usb_ports[14];
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030079#include <device/device.h>
80void pch_enable(struct device *dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010081
82#define MAINBOARD_POWER_OFF 0
83#define MAINBOARD_POWER_ON 1
84#define MAINBOARD_POWER_KEEP 2
85
Arthur Heymans39f8a1a2019-10-02 17:13:02 +020086/* PM I/O Space */
87#define UPRWC 0x3c
88#define UPRWC_WR_EN (1 << 1) /* USB Per-Port Registers Write Enable */
89
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010090/* PCI Configuration Space (D30:F0): PCI2PCI */
91#define PSTS 0x06
92#define SMLT 0x1b
93#define SECSTS 0x1e
94#define INTR 0x3c
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010095
96#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
97#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
98#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
99#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
100#define PCH_PCIE_DEV_SLOT 28
101
102/* PCI Configuration Space (D31:F0): LPC */
103#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
104#define SERIRQ_CNTL 0x64
105
106#define GEN_PMCON_1 0xa0
107#define GEN_PMCON_2 0xa2
108#define GEN_PMCON_3 0xa4
109#define ETR3 0xac
110#define ETR3_CWORWRE (1 << 18)
111#define ETR3_CF9GR (1 << 20)
112
Arthur Heymansf503b602019-09-16 21:00:22 +0200113#define CIR4 0xa9
114#define PMIR 0xac
115
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100116/* GEN_PMCON_3 bits */
117#define RTC_BATTERY_DEAD (1 << 2)
118#define RTC_POWER_FAILED (1 << 1)
119#define SLEEP_AFTER_POWER_FAIL (1 << 0)
120
121#define PMBASE 0x40
122#define ACPI_CNTL 0x44
123#define ACPI_EN (1 << 7)
124#define BIOS_CNTL 0xDC
125#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
126#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200127
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100128#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200129#define GPI_DISABLE 0x00
130#define GPI_IS_SMI 0x01
131#define GPI_IS_SCI 0x02
132#define GPI_IS_NMI 0x03
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100133
134#define PIRQA_ROUT 0x60
135#define PIRQB_ROUT 0x61
136#define PIRQC_ROUT 0x62
137#define PIRQD_ROUT 0x63
138#define PIRQE_ROUT 0x68
139#define PIRQF_ROUT 0x69
140#define PIRQG_ROUT 0x6A
141#define PIRQH_ROUT 0x6B
142
143#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
144#define LPC_EN 0x82 /* LPC IF Enables Register */
145#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
146#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
147#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
148#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
149#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
150#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
151#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
152#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
153#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
154#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
155#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
156#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
157#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
158#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
159
160/* PCI Configuration Space (D31:F1): IDE */
161#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
162#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
163#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
164#define INTR_LN 0x3c
165#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
166#define IDE_DECODE_ENABLE (1 << 15)
167#define IDE_SITRE (1 << 14)
168#define IDE_ISP_5_CLOCKS (0 << 12)
169#define IDE_ISP_4_CLOCKS (1 << 12)
170#define IDE_ISP_3_CLOCKS (2 << 12)
171#define IDE_RCT_4_CLOCKS (0 << 8)
172#define IDE_RCT_3_CLOCKS (1 << 8)
173#define IDE_RCT_2_CLOCKS (2 << 8)
174#define IDE_RCT_1_CLOCKS (3 << 8)
175#define IDE_DTE1 (1 << 7)
176#define IDE_PPE1 (1 << 6)
177#define IDE_IE1 (1 << 5)
178#define IDE_TIME1 (1 << 4)
179#define IDE_DTE0 (1 << 3)
180#define IDE_PPE0 (1 << 2)
181#define IDE_IE0 (1 << 1)
182#define IDE_TIME0 (1 << 0)
183#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
184
185#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
186#define IDE_SSDE1 (1 << 3)
187#define IDE_SSDE0 (1 << 2)
188#define IDE_PSDE1 (1 << 1)
189#define IDE_PSDE0 (1 << 0)
190
191#define IDE_SDMA_TIM 0x4a
192
193#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
194#define SIG_MODE_SEC_NORMAL (0 << 18)
195#define SIG_MODE_SEC_TRISTATE (1 << 18)
196#define SIG_MODE_SEC_DRIVELOW (2 << 18)
197#define SIG_MODE_PRI_NORMAL (0 << 16)
198#define SIG_MODE_PRI_TRISTATE (1 << 16)
199#define SIG_MODE_PRI_DRIVELOW (2 << 16)
200#define FAST_SCB1 (1 << 15)
201#define FAST_SCB0 (1 << 14)
202#define FAST_PCB1 (1 << 13)
203#define FAST_PCB0 (1 << 12)
204#define SCB1 (1 << 3)
205#define SCB0 (1 << 2)
206#define PCB1 (1 << 1)
207#define PCB0 (1 << 0)
208
209#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
210#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
211#define SATA_SP 0xd0 /* Scratchpad */
212
213/* SATA IOBP Registers */
214#define SATA_IOBP_SP0G3IR 0xea000151
215#define SATA_IOBP_SP1G3IR 0xea000051
216
217/* PCI Configuration Space (D31:F3): SMBus */
218#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
219#define SMB_BASE 0x20
220#define HOSTC 0x40
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100221
222/* HOSTC bits */
223#define I2C_EN (1 << 2)
224#define SMB_SMI_EN (1 << 1)
225#define HST_EN (1 << 0)
226
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100227/* Southbridge IO BARs */
228
229#define GPIOBASE 0x48
230
231#define PMBASE 0x40
232
Arthur Heymans58a89532018-06-12 22:58:19 +0200233#define VCH 0x0000 /* 32bit */
234#define VCAP1 0x0004 /* 32bit */
235#define VCAP2 0x0008 /* 32bit */
236#define PVC 0x000c /* 16bit */
237#define PVS 0x000e /* 16bit */
238
239#define V0CAP 0x0010 /* 32bit */
240#define V0CTL 0x0014 /* 32bit */
241#define V0STS 0x001a /* 16bit */
242
243#define V1CAP 0x001c /* 32bit */
244#define V1CTL 0x0020 /* 32bit */
245#define V1STS 0x0026 /* 16bit */
246
247#define RCTCL 0x0100 /* 32bit */
248#define ESD 0x0104 /* 32bit */
249#define ULD 0x0110 /* 32bit */
250#define ULBA 0x0118 /* 64bit */
251
252#define RP1D 0x0120 /* 32bit */
253#define RP1BA 0x0128 /* 64bit */
254#define RP2D 0x0130 /* 32bit */
255#define RP2BA 0x0138 /* 64bit */
256#define RP3D 0x0140 /* 32bit */
257#define RP3BA 0x0148 /* 64bit */
258#define RP4D 0x0150 /* 32bit */
259#define RP4BA 0x0158 /* 64bit */
260#define HDD 0x0160 /* 32bit */
261#define HDBA 0x0168 /* 64bit */
262#define RP5D 0x0170 /* 32bit */
263#define RP5BA 0x0178 /* 64bit */
264#define RP6D 0x0180 /* 32bit */
265#define RP6BA 0x0188 /* 64bit */
266
267#define RPC 0x0400 /* 32bit */
268#define RPFN 0x0404 /* 32bit */
269
270/* Root Port configuratinon space hide */
271#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
272/* Get the function number assigned to a Root Port */
273#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
274/* Set the function number for a Root Port */
275#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
276/* Root Port function number mask */
277#define RPFN_FNMASK(port) (7 << ((port) * 4))
278
279#define TRSR 0x1e00 /* 8bit */
280#define TRCR 0x1e10 /* 64bit */
281#define TWDR 0x1e18 /* 64bit */
282
283#define IOTR0 0x1e80 /* 64bit */
284#define IOTR1 0x1e88 /* 64bit */
285#define IOTR2 0x1e90 /* 64bit */
286#define IOTR3 0x1e98 /* 64bit */
287
288#define TCTL 0x3000 /* 8bit */
289
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100290#define NOINT 0
291#define INTA 1
292#define INTB 2
293#define INTC 3
294#define INTD 4
295
296#define DIR_IDR 12 /* Interrupt D Pin Offset */
297#define DIR_ICR 8 /* Interrupt C Pin Offset */
298#define DIR_IBR 4 /* Interrupt B Pin Offset */
299#define DIR_IAR 0 /* Interrupt A Pin Offset */
300
301#define PIRQA 0
302#define PIRQB 1
303#define PIRQC 2
304#define PIRQD 3
305#define PIRQE 4
306#define PIRQF 5
307#define PIRQG 6
308#define PIRQH 7
309
310/* IO Buffer Programming */
311#define IOBPIRI 0x2330
312#define IOBPD 0x2334
313#define IOBPS 0x2338
314#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
315#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
316#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
317
Arthur Heymans58a89532018-06-12 22:58:19 +0200318#define D31IP 0x3100 /* 32bit */
319#define D31IP_TTIP 24 /* Thermal Throttle Pin */
320#define D31IP_SIP2 20 /* SATA Pin 2 */
321#define D31IP_UNKIP 16
322#define D31IP_SMIP 12 /* SMBUS Pin */
323#define D31IP_SIP 8 /* SATA Pin */
324#define D30IP 0x3104 /* 32bit */
325#define D30IP_PIP 0 /* PCI Bridge Pin */
326#define D29IP 0x3108 /* 32bit */
327#define D29IP_E1P 0 /* EHCI #1 Pin */
328#define D28IP 0x310c /* 32bit */
329#define D28IP_P8IP 28 /* PCI Express Port 8 */
330#define D28IP_P7IP 24 /* PCI Express Port 7 */
331#define D28IP_P6IP 20 /* PCI Express Port 6 */
332#define D28IP_P5IP 16 /* PCI Express Port 5 */
333#define D28IP_P4IP 12 /* PCI Express Port 4 */
334#define D28IP_P3IP 8 /* PCI Express Port 3 */
335#define D28IP_P2IP 4 /* PCI Express Port 2 */
336#define D28IP_P1IP 0 /* PCI Express Port 1 */
337#define D27IP 0x3110 /* 32bit */
338#define D27IP_ZIP 0 /* HD Audio Pin */
339#define D26IP 0x3114 /* 32bit */
340#define D26IP_E2P 0 /* EHCI #2 Pin */
341#define D25IP 0x3118 /* 32bit */
342#define D25IP_LIP 0 /* GbE LAN Pin */
343#define D22IP 0x3124 /* 32bit */
344#define D22IP_KTIP 12 /* KT Pin */
345#define D22IP_IDERIP 8 /* IDE-R Pin */
346#define D22IP_MEI2IP 4 /* MEI #2 Pin */
347#define D22IP_MEI1IP 0 /* MEI #1 Pin */
348#define D20IP 0x3128 /* 32bit */
349#define D20IP_XHCIIP 0
350#define D31IR 0x3140 /* 16bit */
351#define D30IR 0x3142 /* 16bit */
352#define D29IR 0x3144 /* 16bit */
353#define D28IR 0x3146 /* 16bit */
354#define D27IR 0x3148 /* 16bit */
355#define D26IR 0x314c /* 16bit */
356#define D25IR 0x3150 /* 16bit */
357#define D22IR 0x315c /* 16bit */
358#define D20IR 0x3160 /* 16bit */
359#define OIC 0x31fe /* 16bit */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100360#define SOFT_RESET_CTRL 0x38f4
361#define SOFT_RESET_DATA 0x38f8
362
Angel Pons42b4e4e2019-09-18 10:58:53 +0200363#define PRSTS 0x3310
Arthur Heymansf503b602019-09-16 21:00:22 +0200364#define CIR6 0x2024
365#define CIR7 0x3314
366#define CIR8 0x3324
367#define CIR9 0x3330
368#define CIR10 0x3340
369#define CIR13 0x3350
370#define CIR14 0x3368
371#define CIR15 0x3378
372#define CIR16 0x3388
373#define CIR17 0x33a0
374#define CIR18 0x33a8
375#define CIR19 0x33c0
376#define CIR20 0x33cc
377#define CIR21 0x33d0
378#define CIR22 0x33d4
Angel Pons42b4e4e2019-09-18 10:58:53 +0200379
Arthur Heymans58a89532018-06-12 22:58:19 +0200380#define DIR_ROUTE(x,a,b,c,d) \
381 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
382 ((b) << DIR_IBR) | ((a) << DIR_IAR))
383
384#define RC 0x3400 /* 32bit */
385#define HPTC 0x3404 /* 32bit */
386#define GCS 0x3410 /* 32bit */
387#define BUC 0x3414 /* 32bit */
388#define PCH_DISABLE_GBE (1 << 5)
389#define FD 0x3418 /* 32bit */
390#define DISPBDF 0x3424 /* 16bit */
391#define FD2 0x3428 /* 32bit */
392#define CG 0x341c /* 32bit */
393
394/* Function Disable 1 RCBA 0x3418 */
395#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
396#define PCH_DISABLE_P2P (1 << 1)
397#define PCH_DISABLE_SATA1 (1 << 2)
398#define PCH_DISABLE_SMBUS (1 << 3)
399#define PCH_DISABLE_HD_AUDIO (1 << 4)
400#define PCH_DISABLE_EHCI2 (1 << 13)
401#define PCH_DISABLE_LPC (1 << 14)
402#define PCH_DISABLE_EHCI1 (1 << 15)
403#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
404#define PCH_DISABLE_THERMAL (1 << 24)
405#define PCH_DISABLE_SATA2 (1 << 25)
406#define PCH_DISABLE_XHCI (1 << 27)
407
408/* Function Disable 2 RCBA 0x3428 */
409#define PCH_DISABLE_KT (1 << 4)
410#define PCH_DISABLE_IDER (1 << 3)
411#define PCH_DISABLE_MEI2 (1 << 2)
412#define PCH_DISABLE_MEI1 (1 << 1)
413#define PCH_ENABLE_DBDF (1 << 0)
414
Arthur Heymans39f8a1a2019-10-02 17:13:02 +0200415/* USB Initialization Registers[13:0] */
416#define USBIR0 0x3500 /* 32bit */
417#define USBIR1 0x3504 /* 32bit */
418#define USBIR2 0x3508 /* 32bit */
419#define USBIR3 0x350c /* 32bit */
420#define USBIR4 0x3510 /* 32bit */
421#define USBIR5 0x3514 /* 32bit */
422#define USBIR6 0x3518 /* 32bit */
423#define USBIR7 0x351c /* 32bit */
424#define USBIR8 0x3520 /* 32bit */
425#define USBIR9 0x3524 /* 32bit */
426#define USBIR10 0x3528 /* 32bit */
427#define USBIR11 0x352c /* 32bit */
428#define USBIR12 0x3530 /* 32bit */
429#define USBIR13 0x3534 /* 32bit */
430
431#define USBIRC 0x3564 /* 32bit */
432#define USBIRA 0x3570 /* 32bit */
433#define USBIRB 0x357c /* 32bit */
434
435/* Miscellaneous Control Register */
436#define MISCCTL 0x3590 /* 32bit */
437/* USB Port Disable Override */
438#define USBPDO 0x359c /* 32bit */
439/* USB Overcurrent MAP Register */
440#define USBOCM1 0x35a0 /* 32bit */
441#define USBOCM2 0x35a4 /* 32bit */
442/* Rate Matching Hub Wake Control Register */
443#define RMHWKCTL 0x35b0 /* 32bit */
444
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100445/* ICH7 PMBASE */
446#define PM1_STS 0x00
447#define WAK_STS (1 << 15)
448#define PCIEXPWAK_STS (1 << 14)
449#define PRBTNOR_STS (1 << 11)
450#define RTC_STS (1 << 10)
451#define PWRBTN_STS (1 << 8)
452#define GBL_STS (1 << 5)
453#define BM_STS (1 << 4)
454#define TMROF_STS (1 << 0)
455#define PM1_EN 0x02
456#define PCIEXPWAK_DIS (1 << 14)
457#define RTC_EN (1 << 10)
458#define PWRBTN_EN (1 << 8)
459#define GBL_EN (1 << 5)
460#define TMROF_EN (1 << 0)
461#define PM1_CNT 0x04
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100462#define GBL_RLS (1 << 2)
463#define BM_RLD (1 << 1)
464#define SCI_EN (1 << 0)
465#define PM1_TMR 0x08
466#define PROC_CNT 0x10
467#define LV2 0x14
468#define LV3 0x15
469#define LV4 0x16
470#define PM2_CNT 0x50 // mobile only
471#define GPE0_STS 0x20
472#define PME_B0_STS (1 << 13)
473#define PME_STS (1 << 11)
474#define BATLOW_STS (1 << 10)
475#define PCI_EXP_STS (1 << 9)
476#define RI_STS (1 << 8)
477#define SMB_WAK_STS (1 << 7)
478#define TCOSCI_STS (1 << 6)
479#define SWGPE_STS (1 << 2)
480#define HOT_PLUG_STS (1 << 1)
481#define GPE0_EN 0x28
482#define PME_B0_EN (1 << 13)
483#define PME_EN (1 << 11)
484#define TCOSCI_EN (1 << 6)
485#define SMI_EN 0x30
486#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
487#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
488#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
489#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
490#define MCSMI_EN (1 << 11) // Trap microcontroller range access
491#define BIOS_RLS (1 << 7) // asserts SCI on bit set
492#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
493#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
494#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
495#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
496#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
497#define EOS (1 << 1) // End of SMI (deassert SMI#)
498#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
499#define SMI_STS 0x34
500#define ALT_GP_SMI_EN 0x38
501#define ALT_GP_SMI_STS 0x3a
502#define GPE_CNTL 0x42
503#define DEVACT_STS 0x44
504#define SS_CNT 0x50
505#define C3_RES 0x54
506#define TCO1_STS 0x64
507#define DMISCI_STS (1 << 9)
508#define TCO2_STS 0x66
509
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100510#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
511#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
512#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
513#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
514#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
515#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
516#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
517#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
518#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
519#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
520#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
521#define SPIBAR_FADDR 0x3808 /* SPI flash address */
522#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
523
524#endif /* __ACPI__ */
525#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */